參數(shù)資料
型號(hào): EPM2210F324A3N
廠商: ALTERA CORP
元件分類: PLD
英文描述: FLASH PLD, PBGA324
封裝: 19 X 19 MM, 1 MM PITCH, LEAD FREE, FBGA-324
文件頁數(shù): 57/108頁
文件大?。?/td> 1342K
代理商: EPM2210F324A3N
3–2
Core Version a.b.c variable
Altera Corporation
MAX II Device Handbook, Volume 1
December 2007
IEEE Std. 1149.1 (JTAG) Boundary-Scan Support
w
Unsupported JTAG instructions should not be issued to the
MAX II device as this may put the device into an unknown state,
requiring a power cycle to recover device operation.
USERCODE
00 0000 0111
Selects the 32-bit USERCODE register and places it between
the TDI and TDO pins, allowing the USERCODE to be serially
shifted out of TDO. This register defaults to all 1’s if not
specified in the Quartus II software.
IDCODE
00 0000 0110
Selects the IDCODE register and places it between TDI and
TDO
, allowing the
IDCODE to be serially shifted out of TDO.
HIGHZ
00 0000 1011
Places the 1-bit bypass register between the TDI and TDO
pins, which allows the boundary scan test data to pass
synchronously through selected devices to adjacent devices
during normal device operation, while tri-stating all of the I/O
pins.
CLAMP
00 0000 1010
Places the 1-bit bypass register between the TDI and TDO
pins, which allows the boundary scan test data to pass
synchronously through selected devices to adjacent devices
during normal device operation, while holding I/O pins to a
state defined by the data in the boundary-scan register.
USER0
00 0000 1100
This instruction allows you to define the scan chain between
TDI
and TDO in the MAX II logic array. This instruction is also
used for custom logic and JTAG interfaces.
USER1
00 0000 1110
This instruction allows you to define the scan chain between
TDI
and TDO in the MAX II logic array. This instruction is also
used for custom logic and JTAG interfaces.
IEEE 1532 instructions
IEEE 1532 ISC instructions used when programming a MAX II
device via the JTAG port.
Notes to Table 3–1:
(1)
HIGHZ
, CLAMP, and EXTEST instructions do not disable weak pull-up resistors or bus hold features.
(2)
These instructions are shown in the 1532 BSDL files, which will be posted on the Altera website at
www.altera.com when they are available.
Table 3–1. MAX II JTAG Instructions (Part 2 of 2)
JTAG Instruction
Instruction Code
Description
相關(guān)PDF資料
PDF描述
EPM2210F324A4N FLASH PLD, PBGA324
EPM2210F324A5N FLASH PLD, PBGA324
EPM2210GF256A3N FLASH PLD, PBGA256
EPM2210GF256A4N FLASH PLD, PBGA256
EPM2210GF256A5N FLASH PLD, PBGA256
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM2210F324A5N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F324C3 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F324C3N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F324C4 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F324C4N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100