參數(shù)資料
型號: GS841Z18AT-166
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 4Mb Pipelined and Flow Through Synchronous NBT SRAMs
中文描述: 256K X 18 ZBT SRAM, 8.5 ns, PQFP100
封裝: TQFP-100
文件頁數(shù): 23/30頁
文件大?。?/td> 495K
代理商: GS841Z18AT-166
GS841Z18/36AT-180/166/150/100
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02 11/2004
23/30
2001, GSI Technology
Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.
Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output
drivers on the falling edge of TCK when the controller is in the Update-IR state.
Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-
tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-
ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR
state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-
ated.
IDCODE
The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and
places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction
loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.
SAMPLE-Z
If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-
Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR
state.
RFU
These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.
相關(guān)PDF資料
PDF描述
GS841Z18AT-166I 4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z18AT-180 4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z18AT-180I 4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z36AGT-100 4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z36AGT-100I 4Mb Pipelined and Flow Through Synchronous NBT SRAMs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS841Z18AT-166I 制造商:GSI 制造商全稱:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z18AT-180 制造商:GSI 制造商全稱:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z18AT-180I 制造商:GSI 制造商全稱:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS841Z18CGT-150 制造商:GSI Technology 功能描述:2.5 OR 3.3V - Trays
GS841Z36AGT-100 制造商:GSI 制造商全稱:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs