參數(shù)資料
型號: HD66717A03TA0
廠商: Hitachi,Ltd.
元件分類: 晶體
英文描述: (Low-Power Dot-Matrix Liquid Crystal Display Controller/Driver)
中文描述: (低功耗點陣液晶顯示控制器/驅(qū)動器)
文件頁數(shù): 12/90頁
文件大小: 716K
代理商: HD66717A03TA0
HD66717
463
Block Function Description
System Interface
The HD66717 has four types of system interfaces: I
bus. The interface mode is selected by the IM1 and IM0 pins.
2
C bus, clock-synchronized serial, 4-bit bus, and 8-bit
The HD66717 has two 8-bit registers: an instruction register (IR) and a data register (DR).
The IR stores instruction codes, such as display clear, return home, and display control, and address
information for the display data RAM (DDRAM), the character generator RAM (CGRAM), and the
segment RAM (SEGRAM). The IR can only be written to by MPU and cannot be read from.
The DR temporarily stores data to be written into DDRAM, CGRAM, SEGRAM, or annunciator. Data
written into the DR from the MPU is automatically written into DDRAM, CGRAM, SEGRAM, or
annunciator by an internal operation. The DR is also used for data storage when reading data from
DDRAM, CGRAM, or SEGRAM. When address information is written into the IR, data is read and then
stored into the DR from DDRAM, CGRAM, or SEGRAM by an internal operation. Data transfer between
the MPU is then completed when the MPU reads the DR. After the read, data in DDRAM, CGRAM, or
SEGRAM at the next address is sent to the DR for the next read from the MPU.
These two registers can be selected by the register select (RS) signal in the 4/8-bit bus interface, and by
the RS bit in I
2
C bus or clock-synchronized serial interface (Table 2).
Busy Flag (BF)
When the busy flag is 1, the HD66717 is in the internal operation mode, and the next instruction will not
be accepted. When RS = low and R/W = high in 4/8-bit bus mode (Table 2), the busy flag is output from
DB7. The next instruction must be written after ensuring that the busy flag is 0. The busy flag cannot be
read in I
considering instruction execution times.
2
C bus mode or clock-synchronized serial mode; data must be transferred in appropriate timing
Address Counter (AC)
The address counter (AC) assigns addresses to DDRAM, CGRAM, or SEGRAM. When the address set
instruction is written into the IR, the address information is sent from the IR to the AC. Selection of
DDRAM, CGRAM, and SEGRAM is also determined concurrently by the instruction.
After writing into (reading from) DDRAM, CGRAM, or SEGRAM, the AC is automatically incremented
by 1 (or decremented by 1). The AC contents are then output to DB0 to DB6 when RS = low and R/W =
high in 4/8-bit bus mode (Table 2).
相關(guān)PDF資料
PDF描述
HD66724 Graphics LCD Controller/Driver with Key Scan Function(帶鍵掃描功能的圖形LCD控制器/驅(qū)動器)
HD66725 Graphics LCD Controller/Driver with Key Scan Function(帶鍵掃描功能的圖形LCD控制器/驅(qū)動器)
HD66726 Graphics LCD Controller/Driver with Key Scan Function(帶鍵掃描功能的圖形LCD控制器/驅(qū)動器)
HD66727 Low-Power Dot-Matrix Liquid Crystal Display Controller/Driver with Key Scan Function(帶鍵掃描功能的圖形LCD控制器/驅(qū)動器)
HD66728 112 x 80-dot Graphics LCD Controller/Driver(112 x 80點圖形LCD控制器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HD66720 制造商:HITACHI 制造商全稱:Hitachi Semiconductor 功能描述:Low-Power Dot-Matrix Liquid Crystal Display Controller/Driver with Key Scan Function
HD66720A01TF 制造商:未知廠家 制造商全稱:未知廠家 功能描述:LCD Display Driver
HD66724 制造商:HITACHI 制造商全稱:Hitachi Semiconductor 功能描述:128 x 128-dot Graphics LCD Controller/Driver with Four-grayscale Functions
HD66724/HD66725 制造商:未知廠家 制造商全稱:未知廠家 功能描述:
HD66724RA03TA0L 制造商:未知廠家 制造商全稱:未知廠家 功能描述:LCD CONTROLLER