參數(shù)資料
型號: ICS83056AGI-01LF
元件分類: 編、解碼器及復用、解復用
英文描述: 83056 SERIES, HEX 2 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDSO20
封裝: 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
文件頁數(shù): 10/12頁
文件大?。?/td> 208K
代理商: ICS83056AGI-01LF
Integrated
Circuit
Systems, Inc.
83056AGI-01
www.icst.com/products/hiperclocks.html
REV. A FEBRUARY 7, 2005
7
ICS83056I-01
6-BIT, 2:1,
SINGLE-ENDED MULTIPLEXER
PRELIMINARY
ADDITIVE PHASE JITTER
Additive Phase Jitter (Random)
at 155.52MHz (12KHz - 20MHz)
= 0.07ps (typical)
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
1k
10k
100k
1M
10M
100M
The spectral purity in a band at a specific offset from the funda-
mental compared to the power of the fundamental is called the
dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise
power present in a 1Hz band at a specified offset from the fun-
damental frequency to the power value of the fundamental. This
ratio is expressed in decibels (dBm) or a ratio of the power in
As with most timing specifications, phase noise measure-
ments have issues. The primary issue relates to the limita-
tions of the equipment. Often the noise floor of the equipment
is higher than the noise floor of the device. This is illustrated
the 1Hz band to the power in the fundamental. When the re-
quired offset is specified, the phase noise is called a
dBc value,
which simply means dBm at a specified offset from the funda-
mental. By investigating jitter in the frequency domain, we get a
better understanding of its effects on the desired application over
the entire time record of the signal. It is mathematically possible
to calculate an expected bit error rate given a phase noise plot.
above. The device meets the noise floor of what is shown, but
can actually be lower. The phase noise is dependant on the
input source and measurement equipment.
OFFSET FROM CARRIER FREQUENCY (HZ)
SSB
P
HASE
N
OISE
dBc/H
Z
相關PDF資料
PDF描述
ICS83056AGI 83056 SERIES, 6 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDSO16
ICS83058AGILF 83058 SERIES, 8 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDSO16
ICS83058AGI 83058 SERIES, 8 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDSO16
ICS8305AG-02LF 8305 SERIES, LOW SKEW CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
ICS8305AG-02T 8305 SERIES, LOW SKEW CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
相關代理商/技術參數(shù)
參數(shù)描述
ICS83056AGI-01LFT 功能描述:IC CLOCK MUX 2:6 250MHZ 20-TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘緩沖器,驅動器 系列:HiPerClockS™ 標準包裝:74 系列:- 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 輸入:HCSL, LVCMOS, LVDS, LVPECL, LVTTL 輸出:HCSL,LVDS 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:32-VFQFN 裸露焊盤 供應商設備封裝:32-QFN(5x5) 包裝:管件
ICS83056AGI-01T 制造商:Integrated Device Technology Inc 功能描述:IC CLK MULTPX 2:6 250MHZ 20TSSOP
ICS83056AGILF 功能描述:IC CLOCK MUX 6:1 250MHZ 16-TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘緩沖器,驅動器 系列:HiPerClockS™ 產(chǎn)品培訓模塊:High Bandwidth Product Overview 標準包裝:1,000 系列:Precision Edge® 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:4 差分 - 輸入:輸出:是/是 輸入:CML,LVDS,LVPECL 輸出:CML 頻率 - 最大:2.5GHz 電源電壓:2.375 V ~ 2.625 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR)
ICS83056AGILFT 功能描述:IC CLOCK MUX 6:1 250MHZ 16-TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘緩沖器,驅動器 系列:HiPerClockS™ 標準包裝:74 系列:- 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 輸入:HCSL, LVCMOS, LVDS, LVPECL, LVTTL 輸出:HCSL,LVDS 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:32-VFQFN 裸露焊盤 供應商設備封裝:32-QFN(5x5) 包裝:管件
ICS83056AGIT 制造商:ICS 制造商全稱:ICS 功能描述:6:1, SINGLE-ENDED MULTIPLEXER