參數(shù)資料
型號: ICS843321AGI-12LFT
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 13/14頁
文件大小: 0K
描述: IC SYNTHESIZER CLK SONET 8TSSOP
標(biāo)準(zhǔn)包裝: 2,500
系列: HiPerClockS™, FemtoClock™
類型: 時(shí)鐘發(fā)生器
PLL:
輸入: 晶體
輸出: LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 1:1
差分 - 輸入:輸出: 無/是
頻率 - 最大: 622.08MHz
除法器/乘法器: 是/無
電源電壓: 2.375 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 8-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 8-TSSOP
包裝: 帶卷 (TR)
ICS843321I-12
FEMTOCLOCKCRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR
IDT / ICS 3.3V, 2.5V LVPECL CLOCK GENERATOR
8
ICS843321AGI-12 REV. A FEBRUARY 27, 2009
LVCMOS to XTAL Interface
The XTAL_IN input can accept a single-ended LVCMOS signal
through an AC coupling capacitor. A general interface diagram is
shown in Figure 3. The XTAL_OUT pin can be left floating. The
input edge rate can be as slow as 10ns. For LVCMOS signals, it is
recommended that the amplitude be reduced from full swing to half
swing in order to prevent signal interference with the power rail and
to reduce noise. This configuration requires that the output
impedance of the driver (Ro) plus the series resistance (Rs) equals
the transmission line impedance. In addition, matched termination
at the crystal input will attenuate the signal in half. This can be
done in one of two ways. First, R1 and R2 in parallel should equal
the transmission line impedance. For most 50
applications, R1
and R2 can be 100
. This can also be accomplished by removing
R1 and making R2 50
.
Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface
Termination for 3.3V LVPECL Outputs
The clock layout topology shown below is a typical termination for
LVPECL outputs. The two different layouts mentioned are
recommended only as guidelines.
FOUT and nFOUT are low impedance follower outputs that
generate ECL/LVPECL compatible outputs. Therefore, terminating
resistors (DC current path to ground) or current sources must be
used for functionality. These outputs are designed to drive 50
transmission lines. Matched impedance techniques should be
used to maximize operating frequency and minimize signal
distortion. Figures 4A and 4B show two different layouts which are
recommended only as guidelines. Other suitable clock layouts may
exist and it would be recommended that the board designers
simulate to guarantee compatibility across all printed circuit and
clock component process variations.
Figure 4A. 3.3V LVPECL Output Termination
Figure 4B. 3.3V LVPECL Output Termination
XTAL_IN
XTAL_OUT
Ro
Rs
Zo = Ro + Rs
50
0.1f
R1
R2
VCC
V
CC - 2V
50
50
RTT
Z
o = 50
Z
o = 50
FOUT
FIN
RTT =
Z
o
1
((V
OH + VOL) / (VCC – 2)) – 2
3.3V
125
125
84
84
Z
o = 50
Z
o = 50
FOUT
FIN
相關(guān)PDF資料
PDF描述
VE-J0V-MZ-F1 CONVERTER MOD DC/DC 5.8V 25W
VE-J0T-MZ-F4 CONVERTER MOD DC/DC 6.5V 25W
LTC1454CN#PBF IC D/A CONV 12BIT R-R DUAL 16DIP
LTC1590CS#PBF IC D/A CONV 12BIT DUAL 16-SOIC
VI-B0X-MY-F2 CONVERTER MOD DC/DC 5.2V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS843321AGI-12T 制造商:Integrated Device Technology Inc 功能描述:IC SYNTHESIZER CLK SONET 8TSSOP
ICS843404 制造商:ICS 制造商全稱:ICS 功能描述:LVCMOS/CRYSTAL-TO-3.3V LVPECL AND LVDS CLOCK GENERATOR
ICS843404AG 制造商:ICS 制造商全稱:ICS 功能描述:LVCMOS/CRYSTAL-TO-3.3V LVPECL AND LVDS CLOCK GENERATOR
ICS843404AGLF 制造商:ICS 制造商全稱:ICS 功能描述:LVCMOS/CRYSTAL-TO-3.3V LVPECL AND LVDS CLOCK GENERATOR
ICS843404AGLFT 制造商:ICS 制造商全稱:ICS 功能描述:LVCMOS/CRYSTAL-TO-3.3V LVPECL AND LVDS CLOCK GENERATOR