參數(shù)資料
型號(hào): ICS9161A-01CW16LFT
廠(chǎng)商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 9/15頁(yè)
文件大?。?/td> 0K
描述: IC FREQUENCY GENERATOR 16-SOIC
標(biāo)準(zhǔn)包裝: 1,000
類(lèi)型: 時(shí)鐘/頻率發(fā)生器
PLL:
主要目的: 圖形應(yīng)用
輸入: 時(shí)鐘,晶體
輸出: 時(shí)鐘
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 無(wú)/無(wú)
頻率 - 最大: 120MHz
電源電壓: 4.75 V ~ 5.25 V
工作溫度: 0°C ~ 70°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 16-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC
包裝: 帶卷 (TR)
其它名稱(chēng): 9161A-01CW16LFT
3
ICS9161A
0210I—03/21/05
Register Definitions
The register file consists of the following six registers:
Register Addressing
As seen in the VCLK Selection table, OE acts to tristate
the output.The PD# pin forces the VCLK signal high while
powering down the part. The EXTCLK pin will only be
multiplexed in when EXTSEL and SEL0 are logic 0 and
SEL1 is a logic 1.
The memory clock outputs are controlled by PD# and
OE as follows:
The Clock Select pins SEL0 and SEL1 have two purposes.
In serial programming mode, these pins act as the clock
and data pins. New data bits come in on SEL1 and these
bits are clocked in by a signal on SEL0. While these pins
are acquiring new information, the VCLK signal remains
unchanged. When SEL0 and SEL1 are acting as register
selects, a time-out interval is required to determine whether
the user is selecting a new register or wants to program the
part. During this initial time-out, the VCLK signal remains
at its previous frequency. At the end of this time-out
interval, a new register is selected. A second time-out
interval is required to allow the VCO to settle to its new
value. During this period of time, typically 5ms, the input
reference signal is multiplexed to the VCLK signal.
When MCLK or the active VCLK register is being re-
programmed, then the reference signal is multiplexed
glitch-free to the output during the first time-out interval. A
second time-Register out interval is also required to allow
the VCO to settle. During this period, the reference signal
is multiplexed to the appropriate output signal.
The ICS9161A places the three video clock registers and
the memory clock register in a known state upon power-
up. The registers are initialized based on the state of the
INIT1 and INIT0 pins at application of power to the device.
The INIT pins must ramp up with VDD if a logical 1 on either
pin is required.These input pins are internally pulled down
and will default to a logical 0 if left unconnected.
The registers are initialized as follows:
Register Initialization
Register Selection
When the ICS9161A is operating, the video clock output
is controlled with a combination of the SEL0, SEL1, PD#
and OE pins. The video clock is also multiplexed to an
external clock (EXTCLK) which can be selected with the
EXTSEL pin.The VCLK Selection Table shows how VCLK
is selected.
VCLK Selection
1
T
I
N
I0
T
I
N
IG
E
R
M0
G
E
R1
G
E
R2
G
E
R
0
1
0
1
0
1
0
5
.
2
3
0
.
0
4
0
5
3
.
0
5
4
6
.
6
5
7
1
.
5
2
5
7
1
.
5
2
0
.
0
4
0
.
0
4
2
3
.
8
2
3
.
8
2
3
.
8
2
0
5
3
.
0
5
2
3
.
8
2
3
.
8
2
3
.
8
2
0
5
3
.
0
5
E
O#
D
PL
E
S
T
X
E1
L
E
S0
L
E
SK
L
C
V
0
1
x
0
1
x
0
1
x
0
1
x
0
1
0
x
1
e
t
a
t
s
i
r
T
h
g
i
H
d
e
c
r
o
F
0
G
E
R
1
G
E
R
K
L
C
T
X
E
2
G
E
R
2
G
E
R
E
O#
D
PK
L
C
M
0
1
x
1
0
e
t
a
t
s
i
r
T
G
E
R
M
N
W
D
R
W
P
MCLK Selection
s
e
r
d
A
)
0
A
-
2
A
(
r
e
t
s
i
g
e
Rn
o
i
t
i
n
i
f
e
D
0
1
0
1
0
1
0
1
0
1
0
G
E
R
1
G
E
R
2
G
E
R
G
E
R
M
N
W
D
R
W
P
G
E
R
L
T
N
C
1
r
e
t
s
i
g
e
R
k
c
o
l
C
o
e
d
i
V
2
r
e
t
s
i
g
e
R
k
c
o
l
C
o
e
d
i
V
3
r
e
t
s
i
g
e
R
k
c
o
l
C
o
e
d
i
V
r
e
t
s
i
g
e
R
y
r
o
m
e
M
e
d
o
m
n
w
o
d
-
r
e
w
o
P
r
o
f
r
o
s
i
v
i
D
r
e
t
s
i
g
e
R
l
o
r
t
n
o
C
相關(guān)PDF資料
PDF描述
D38999/26MJ43PN CONN PLUG 43POS STRAIGHT W/PINS
VI-J6R-MX-F3 CONVERTER MOD DC/DC 7.5V 75W
ICL3232IA-T IC 2DRVR/2RCVR RS232 3V 16-SSOP
VI-J6P-MX-F4 CONVERTER MOD DC/DC 13.8V 75W
D38999/20MH53HN CONN RCPT 53POS WALL MNT W/PINS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS9161A-01CW16T 功能描述:IC FREQUENCY GENERATOR 16-SOIC RoHS:否 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類(lèi)型:時(shí)鐘緩沖器/驅(qū)動(dòng)器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱(chēng):93786AFT
ICS9161-XXCN16 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Video/Graphics Clock Generator
ICS9161-XXCW16 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Video/Graphics Clock Generator
ICS9169A-70 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:Frequency Generator for Workstation Systems
ICS9169AM-70 制造商:ICS 制造商全稱(chēng):ICS 功能描述:Frequency Generator for Workstation Systems