參數(shù)資料
型號: IDT6178S20YB
廠商: Integrated Device Technology, Inc.
英文描述: 3.3V 32:16 Mux/Demux Bus Switch (PCI Hot-Plug)
中文描述: 的CMOS StaticRAM 16K的(4K的× 4位)高速緩存標(biāo)記內(nèi)存
文件頁數(shù): 6/7頁
文件大?。?/td> 72K
代理商: IDT6178S20YB
11.1
6
IDT6178S
CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
MILITARY AND COMMERCIAL TEMPERATURE RANGE
AC ELECTRICAL CHARACTERISTICS
(V
CC
= 5.0V
±
10%, All Temperature Ranges)
6178S10
(1)
6178S12
6178S15
6178S20/25
Symbol
Write Cycle
t
WC
t
AW
t
AS
t
WP
t
WR
t
DW
t
DH
t
WHZ
(2)
t
OW
(2)
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Unit
Write Cycle Time
Address Valid to End-of-Write
Address Set-up Time
Write Pulse Width
Write Recovery Time
Data Valid to End-of-Write
Data Hold from Write Time
Write Enable to Output in High-Z
Output Active from End-of-Write
10
8
0
8
0
6
0
0
5
12
10
0
10
0
8
0
0
6
15
12
0
12
0
10
0
0
7
20
14
0
14
0
12
0
0
9
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES:
1. 0
°
C to +70
°
C temperature range only.
2. This parameter guaranteed with AC load (Figure 3) by device characterization, but is not production tested.
2953 tbl 12
TIMING WAVEFORM OF WRITE CYCLE
(1,3)
NOTES:
1.
WE
must be HIGH during all address transitions.
2. During this period, I/O pins are in the output state and the input signals must not be applied.
3.
OE
is HIGH. If
OE
is LOW during a
WE
controlled write cycle, the write pulse width must be the greater of t
WP
or (
t
WHZ
+ t
DW
)
to allow the I/O drivers to
turn off and data to be placed on the bus for the required t
DW
. If
OE
is HIGH during a
WE
controlled write cycle, this requirement does not apply and the
write pulse is the specified t
WP
.
4. Transition is measured
±
200mV from steady state.
AC ELECTRICAL CHARACTERISTICS
(V
CC
= 5.0V
±
10%, All Temperature Ranges)
6178S10
(1)
6178S12
6178S15
6178S20/25
Symbol
Clear Cycle
t
CLPW
(2)
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Unit
CLR
Pulse Width
12
15
20
25
ns
t
CLRC
t
POCL
(3)
t
WECL
CLR
HIGH to
WE
LOW
Power on Reset
WE
HIGH to Clear HIGH
5
5
60
5
5
80
5
5
ns
ns
ns
50
5
100
5
NOTES:
1. 0
°
C to +70
°
C temperature range only.
2. Recommended duty cycle of 10% maximum.
3. This parameter guaranteed with AC load (Figure 3) by device characterization, but is not production tested.
2953 tbl 13
ADDRESS
t
WC
t
AW
DATA
OUT
DATA
IN
WE
t
AS
t
WP
t
WR
t
WHZ
t
OW
(4)
t
DH
DATA
IN
VALID
t
DW
(4)
(4)
(4)
2953 drw 10
(2)
(2)
相關(guān)PDF資料
PDF描述
IDT6178S12D CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S12DB CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S12P CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S12PB CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S12Y CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT6178S25D 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S25DB 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S25P 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S25PB 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM
IDT6178S25Y 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM