參數(shù)資料
型號(hào): IDT71256S70DB
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: DRAM
英文描述: CMOS STATIC RAM 256K (32K x 8-BIT)
中文描述: 32K X 8 STANDARD SRAM, 70 ns, CDIP28
封裝: 0.600 INCH, CERAMIC, DIP-28
文件頁(yè)數(shù): 8/9頁(yè)
文件大?。?/td> 78K
代理商: IDT71256S70DB
7.2
8
IDT71256 S/L
CMOS STATIC RAM 256K (32K x 8-BIT)
MILITARY AND COMMERCIAL TEMPERATURE RANGES
TIMING WAVEFORM OF WRITE CYCLE NO. 1 (
WE
CONTROLLED TIMING)
(1, 2, 3, 5, 7)
TIMING WAVEFORM OF WRITE CYCLE NO. 2 (
CS
CONTROLLED TIMING)
(1, 2, 3, 5)
NOTES:
1.
WE
or
CS
must be HIGH during all address transitions.
2. A write occurs during the overlap of a LOW
CS
and a LOW
WE
.
3. t
WR
is measured from the earlier of
CS
or
WE
going HIGH to the end of the write cycle.
4. During this period, I/O pins are in the output state so that the input signals must not be applied.
5. If the
CS
LOW transition occurs simultaneously with or after the
WE
LOW transition, the outputs remain in a high-impedance state.
6. Transition is measured
±
200mV from steady state.
7. If
OE
is LOW during a
WE
controlled write cycle, the write pulse width must be the larger of t
WP
or (t
WHZ
+ t
DW
) to allow the I/O drivers to turn off and data
to be placed on the bus for the required t
DW
. If
OE
is HIGH during a
WE
controlled write cycle, this requirement does not apply and the write pulse can
be as short as the spectified t
WP.
For a
CS
controlled write cycle,
OE
may be LOW with no degradation to t
CW
.
CS
2946 drw 10
t
AW
t
WR
t
DW
DATA
IN
ADDRESS
t
WC
WE
t
WP
DATA
OUT
t
WHZ
t
OW
(4)
(7)
t
AS
(6)
(4)
t
OHZ
(6)
OE
t
DH
t
CS
2946 drw 11
t
AW
t
DW
DATA
IN
ADDRESS
t
WC
WE
t
CW
t
DH2
t
AS
t
WR
(7)
相關(guān)PDF資料
PDF描述
IDT71256S55D CMOS STATIC RAM 256K (32K x 8-BIT)
IDT71256S55DB CMOS STATIC RAM 256K (32K x 8-BIT)
IDT71256S85PB CMOS STATIC RAM 256K (32K x 8-BIT)
IDT7130SA25TFB HIGH-SPEED 1K x 8 DUAL-PORT STATIC RAM
IDT7140SA25TFB HIGH-SPEED 1K x 8 DUAL-PORT STATIC RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT71256S70TDB 制造商:Integrated Device Technology Inc 功能描述:IC SRAM 256KBIT 70NS 28CDIP
IDT71256S85DB 制造商:Integrated Device Technology Inc 功能描述:IC SRAM 256KBIT 85NS 28CDIP
IDT71256S85TDB 制造商:Integrated Device Technology Inc 功能描述:IC SRAM 256KBIT 85NS 28CDIP
IDT71256SA12PZ 功能描述:IC SRAM 256KBIT 12NS 28TSOP RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
IDT71256SA12PZ8 功能描述:IC SRAM 256KBIT 12NS 28TSOP RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ