參數(shù)資料
型號(hào): IDT7202LA80PB
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: DRAM
英文描述: RAC5-SB(-E)(-ST) Series - Powerline Regulated AC-DC Converters; Output Voltage (Vdc): 15V; Features: Very Compact AC-DC Power Supply; 5 Watt PCB Mount Package; Universal Input Voltage Range; 3000VAC Isolation; Low Output Ripple and Noise; Short Circuit Protected; UL Certified
中文描述: 1K X 9 OTHER FIFO, 80 ns, PDIP28
封裝: 0.600 INCH, PLASTIC, DIP-28
文件頁(yè)數(shù): 11/14頁(yè)
文件大?。?/td> 153K
代理商: IDT7202LA80PB
5.09
11
MILITARY AND COMMERCIAL TEMPERATURE RANGES
IDT72021, IDT72031, IDT72041
CMOS ASYNCHRONOUS FIFO WITH RETRANSMIT 1K x 9, 2K x 9, 4K x 9
WIDTH EXPANSION CONFIGURATION
Word width may be increased simply by connecting the
corresponding input control signals of multiple devices. Sta-
tus flags (
EF
,
FF
,
HF
, and
AEF
) can be detected from any one
Figure 14. Block Diagram of 1K/2K/4K x 18 FIFO Memory Used in Width Expansion Configuration
DATA IN (D)
IDT
72021/031/041
IDT
72021/031/041
WRITE (W)
FULL FLAG (FF)
RESET (RS)
OUTPUT ENABLE (OE)
READ (R)
EMPTY FLAG (EF)
RETRANSMIT (RT)
DATA OUT (Q)
XI
XI
9
9
18
9
18
AEF
HF
2677 drw 17
AEF
HF
9
NOTE:
1. Flag detection is accomplished by monitoring the
FF
,
EF
,
HF
and
AEF
signals on either (any) device used in the width expansion configuration. Do
not connect any output signals together.
DEPTH EXPANSION (DAISY CHAIN) MODE
The IDT72021/031/041 can easily be adapted to applica-
tions when the requirements are for greater than 1K/2K/4K
words. Figure 15 demonstrates Depth Expansion using three
IDT72021/031/041s. Any depth can be attained by adding
additional devices. The IDT72021/031/041 operates in the
Depth Expansion configuration when the following conditions
are met:
1. The first device must be designed by grounding the First
Load (
FL
) control input.
2. All other devices must have
FL
in the HIGH state.
3. The Expansion Out (
XO
) pin of each device must be tied
to the Expansion In (
XI
) pin of the next device. See
Figure 15.
4. External logic is needed to generate a composite Full
Flag (
FF
) and Empty Flag (
EF
). This requires the ORing
of all
EF
s and ORing of all
FF
s (i.e. all must be set to
generate the correct composite
FF
or
EF
). See
Figure 15.
5. The Retransmit (
RT
) function and Half-Full Flag (
HF
) are
not available in the Depth Expansion Mode. For addi-
tional information refer to Tech Note 9: “Cascading
FIFOs or FIFO Modules”.
COMPOUND EXPANSION MODE
The two expansion techniques described above can be
applied together in a straight forward manner to achieve large
FIFO arrays (see Figure 16).
BIDIRECTIONAL MODE
Applications which require data buffering between two
systems (each system capable of Read and Write operations)
can be achieved by pairing IDT72021/031/041s as shown in
Figure 17. Care must be taken to assure that the appropriate
flag is monitored by each system (i.e.,
FF
is monitored on the
device where
W
is used;
EF
is monitored on the device where
R
is used). Both Depth Expansion and Width Expansion may
be used in this mode.
DATA FLOW-THROUGH MODES
Two types of flow-through modes are permitted: a read
flow-through and write flow-through mode. For the read flow-
through mode (Figure 18), the FIFO permits the reading of a
single word after writing one word of data into an empty FIFO.
The data is enabled on the bus in (t
WEF
+ t
A
) ns after the rising
edge of
W
, called the first write edge. It remains on the bus until
the
R
line is raised from LOW-to-HIGH, after which the bus
would go into a three-state mode after t
RHZ
ns. The
EF
line
would have a pulse showing temporary deassertion and then
would be asserted. In the interval of time that
R
was LOW,
more words can be written to the FIFO (the subsequent writes
after the first write edge will be deassert the Empty Flag);
however, the same word (written on the first write edge),
presented to the output bus as the read pointer, would not be
incremented when
R
was LOW. On toggling
R
, the other
words that are written to the FIFO will appear on the output bus
as in the read cycle timings.
device. Figure 14 demonstrates an 18-bit word width by using
two IDT72021/031/041 devices. Any word width can be at-
tained by adding additional IDT72021/031/041s.
相關(guān)PDF資料
PDF描述
IDT7202LA80SO RAC5-SA(-E)(-ST) Series - Powerline Regulated AC-DC Converters; Output Voltage (Vdc): 3.3V; Features: AC-DC Power Supply; 5 Watt PCB Mount Package; Universal Input Voltage Range; 3000VAC Isolation; Low Output Ripple and Noise; Short Circuit Protected; UL Approved
IDT7202LA80SOB CMOS ASYNCHRONOUS FIFO 256 x 9, 512 x 9, 1K x 9
IDT7202LA80TD CMOS ASYNCHRONOUS FIFO 256 x 9, 512 x 9, 1K x 9
IDT7202LA80TDB CMOS ASYNCHRONOUS FIFO 256 x 9, 512 x 9, 1K x 9
IDT7202LA80TP RAC10-SB(-E)(-ST) Series - Powerline Regulated AC-DC Converters; Output Voltage (Vdc): 5V; Features: Compact AC-DC Power Supply; 10 Watt PCB Mount Package; Universal Input Voltage Range; 3000VAC Isolation; Low Output Ripple and Noise; Short Circuit Protected; UL Certified
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT7202S50DB 制造商:IDT/ 功能描述:FIFO, 1K x 9, Asynchronous, 28 Pin, Ceramic, DIP
IDT7202SA120P 制造商:STMicroelectronics 功能描述: 制造商:Integrated Device Technology Inc 功能描述:FIFO, 1K x 9, Asynchronous, 28 Pin, Plastic, DIP 制造商:STMicroelectronics 功能描述:FIFO, 1K x 9, Asynchronous, 28 Pin, Plastic, DIP
IDT7202SA35P 制造商:Integrated Device Technology Inc 功能描述:
IDT7202SA50D 制造商:Integrated Device Technology Inc 功能描述: 制造商:Integrated Device Technology Inc 功能描述:1K X 9 OTHER FIFO, 50 ns, CDIP28
IDT7202SA50P 制造商:Integrated Device Technology Inc 功能描述: 制造商:Integrated Device Technology Inc 功能描述:FIFO, 1K x 9, Asynchronous, 28 Pin, Plastic, DIP