• <form id="x5n6z"><tr id="x5n6z"><xmp id="x5n6z"></xmp></tr></form>
  • <var id="x5n6z"><pre id="x5n6z"></pre></var>
    參數(shù)資料
    型號(hào): IDT72271LA15PF
    廠商: IDT, Integrated Device Technology Inc
    文件頁數(shù): 6/27頁
    文件大?。?/td> 0K
    描述: IC FIFO 16384X18 LP 15NS 64QFP
    標(biāo)準(zhǔn)包裝: 90
    系列: 7200
    功能: 同步
    存儲(chǔ)容量: 288K(16K x 18)
    數(shù)據(jù)速率: 67MHz
    訪問時(shí)間: 15ns
    電源電壓: 4.5 V ~ 5.5 V
    工作溫度: 0°C ~ 70°C
    安裝類型: 表面貼裝
    封裝/外殼: 64-LQFP
    供應(yīng)商設(shè)備封裝: 64-TQFP(14x14)
    包裝: 托盤
    其它名稱: 72271LA15PF
    14
    COMMERCIALANDINDUSTRIAL
    TEMPERATURERANGES
    IDT72261LA/72271LA SuperSync FIFO
    16,384 x 9 and 32,768 x 9
    valid on the outputs. OR stays LOW after the RCLK LOW to HIGH transition
    that shifts the last word from the FIFO memory to the outputs. OR goes
    HIGH only with a true read (RCLK with REN = LOW). The previous data
    stays at the outputs, indicating the last word was read. Further data reads
    are inhibited until OR goes LOW again. See Figure 10, Read Timing (FWFT
    Mode), for the relevant timing information.
    EF/OR is synchronous and updated on the rising edge of RCLK.
    In IDT Standard mode, EF is a double register-buffered output. In FWFT
    mode, OR is a triple register-buffered output.
    PROGRAMMABLE ALMOST-FULL FLAG (PAF)
    The Programmable Almost-Full flag (PAF) will go LOW when the FIFO
    reaches the almost-full condition. In IDT Standard mode, if no reads are
    performed after reset (MRS), PAF will go LOW after (D - m) words are
    written to the FIFO. The PAF will go LOW after (16,384-m) writes for the
    IDT72261LA and (32,768-m) writes for the IDT72271LA. The offset “m” is
    the full offset value. The default setting for this value is stated in the footnote
    of Table 1.
    In FWFT mode, the PAF will go LOW after (16,385-m) writes for the
    IDT72261LA and (32,769-m) writes for the IDT72271LA, where m is the full
    offset value. The default setting for this value is stated in the footnote of
    Table 2.
    See Figure 16, Programmable Almost-Full Flag Timing (IDT Standard
    and FWFT Mode), for the relevant timing information.
    PAF is synchronous and updated on the rising edge of WCLK.
    PROGRAMMABLE ALMOST-EMPTY FLAG (PAE)
    The Programmable Almost-Empty flag (PAE) will go LOW when the FIFO
    reaches the almost-empty condition. In IDT Standard mode, PAE will go
    LOW when there are n words or less in the FIFO. The offset “n” is the empty
    offset value. The default setting for this value is stated in the footnote of
    Table 1.
    In FWFT mode, the PAE will go LOW when there are n+1 words or less
    in the FIFO. The default setting for this value is stated in the footnote of Table
    2.
    See Figure 17, Programmable Almost-Empty Flag Timing (IDT Standard
    and FWFT Mode), for the relevant timing information.
    PAE is synchronous and updated on the rising edge of RCLK.
    HALF-FULL FLAG (HF)
    This output indicates a half-full FIFO. The rising WCLK edge that fills the
    FIFO beyond half-full sets HF LOW. The flag remains LOW until the
    difference between the write and read pointers becomes less than or equal
    to half of the total depth of the device; the rising RCLK edge that accom-
    plishes this condition sets HF HIGH.
    In IDT Standard mode, if no reads are performed after reset (MRS or
    PRS), HF will go LOW after (D/2 + 1) writes to the FIFO, where D = 16,384
    for the IDT72261LA and 32,768 for the IDT72271LA.
    In FWFT mode, if no reads are performed after reset (MRS or PRS), HF
    will go LOW after (D-1/2 + 2) writes to the FIFO, where D = 16,385 for the
    IDT72261LA and 32,769 for the IDT72271LA.
    See Figure 18, Half-Full Flag Timing (IDT Standard and FWFT Modes),
    for the relevant timing information. Because HF is updated by both RCLK
    and WCLK, it is considered asynchronous.
    DATA OUTPUTS (Q0-Q8)
    (Q0 - Q8) are data outputs for 9-bit wide data.
    相關(guān)PDF資料
    PDF描述
    ISL8491EIBZ TXRX ESD RS-485/422 5V LP 14SOIC
    ISL83071EIBZA-T TXRX ESD RS-485/422 LP 8-SOIC
    VE-2WZ-MV-F4 CONVERTER MOD DC/DC 2V 60W
    FIN1017MX IC DRIVER 3.3V LVDS HS 8SOIC
    MS27474T16B26P CONN RCPT 26POS JAM NUT W/PINS
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    IDT72271LA15PF8 功能描述:IC FIFO 16384X18 LP 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:7200 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲(chǔ)容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時(shí)間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
    IDT72271LA15PFI 功能描述:IC FIFO 16384X18 LP 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:7200 標(biāo)準(zhǔn)包裝:15 系列:74F 功能:異步 存儲(chǔ)容量:256(64 x 4) 數(shù)據(jù)速率:- 訪問時(shí)間:- 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:24-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:24-PDIP 包裝:管件 其它名稱:74F433
    IDT72271LA15PFI8 功能描述:IC FIFO 16384X18 LP 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:7200 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲(chǔ)容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時(shí)間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
    IDT72271LA15TF 功能描述:IC FIFO 16384X18 LP 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:7200 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲(chǔ)容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時(shí)間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF
    IDT72271LA15TF8 功能描述:IC FIFO 16384X18 LP 15NS 64QFP RoHS:否 類別:集成電路 (IC) >> 邏輯 - FIFO 系列:7200 標(biāo)準(zhǔn)包裝:90 系列:7200 功能:同步 存儲(chǔ)容量:288K(16K x 18) 數(shù)據(jù)速率:100MHz 訪問時(shí)間:10ns 電源電壓:4.5 V ~ 5.5 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:64-LQFP 供應(yīng)商設(shè)備封裝:64-TQFP(14x14) 包裝:托盤 其它名稱:72271LA10PF