參數(shù)資料
型號(hào): ISL5740EVAL
廠商: Intersil Corporation
英文描述: 3V Dual 10-Bit, 20/40/60MSPS A/D Converter with Internal Voltage Reference
中文描述: 3V的雙10位,20/40/60MSPS的A / D轉(zhuǎn)換器內(nèi)部電壓基準(zhǔn)
文件頁(yè)數(shù): 9/12頁(yè)
文件大?。?/td> 97K
代理商: ISL5740EVAL
3-9
Detailed Description
Theory of Operation
The ISL5740 is a dual 10-bit fully differential sampling pipeline
A/D converter with digital error correction logic. Figure 15
depicts the circuit for the front end differential-in-differential-
out sample-and-hold (S/H) amplifiers. The switches are
controlled by an internal sampling clock which is a non-
overlapping two phase signal
, Φ
1
and
Φ
2
, derived from the
master sampling clock. During the sampling phase,
Φ
1
, the
input signal is applied to the sampling capacitors, C
S
. At the
same time the holding capacitors, C
H
, are discharged to
analog ground. At the falling edge of
Φ
1
the input signal is
sampled on the bottom plates of the sampling capacitors. In
the next clock phase,
Φ
2
, the two bottom plates of the
sampling capacitors are connected together and the holding
capacitors are switched to the op amp output nodes. The
charge then redistributes between C
S
and C
H
completing one
sample-and-hold cycle. The front end sample-and-hold output
is a fully-differential, sampled-data representation of the
analog input. The circuit not only performs the sample-and-
hold function but will also convert a single-ended input to a
fully-differential output for the converter core. During the
sampling phase, the I/Q
IN
pins see only the on-resistance of a
switch and C
S
. The relatively small values of these
components result in a typical full power input bandwidth of
400MHz for the converter.
As illustrated in the Functional Block Diagram and the timing
diagram in Figure 1, eight identical pipeline subconverter
stages, each containing a two-bit flash converter and a two-
bit multiplying digital-to-analog converter, follow the S/H
circuit with the ninth stage being a two bit flash converter.
Each converter stage in the pipeline will be sampling in one
phase and amplifying in the other clock phase. Each
individual subconverter clock signal is offset by 180 degrees
from the previous stage clock signal resulting in alternate
stages in the pipeline performing the same operation.
The output of each of the eight identical two-bit subconverter
stages is a two-bit digital word containing a supplementary bit
to be used by the digital error correction logic. The output of
each subconverter stage is input to a digital delay line which is
controlled by the internal sampling clock. The function of the
digital delay line is to time align the digital outputs of the eight
identical two-bit subconverter stages with the corresponding
output of the ninth stage flash converter before applying the
eighteen bit result to the digital error correction logic. The
digital error correction logic uses the supplementary bits to
correct any error that may exist before generating the final ten
bit digital data output of the converter.
Because of the pipeline nature of this converter, the digital
data representing an analog input sample is output to the
digital data bus following the 6th cycle of the clock after the
TABLE 1. A/D CODE TABLE
CODE CENTER
DESCRIPTION
DIFFERENTIAL INPUT
VOLTAGE
(I/Q
IN
+ - I/Q
IN
-)
OFFSET BINARY OUTPUT CODE
MSB
LSB
I/QD9 I/QD8 I/QD7 I/QD6 I/QD5 I/QD4 I/QD3 I/QD2 I/QD1 I/QD0
+Full Scale (+f
S
) -
1
/
4
LSB
+f
S
-
1
1
/
4
LSB
+
3
/
4
LSB
-
1
/
4
LSB
-f
S
+ 1
3
/
4
LSB
-Full Scale (-f
S
) +
3
/
4
LSB
0.499756V
1
1
1
1
1
1
1
1
1
1
0.498779V
1
1
1
1
1
1
1
1
1
0
732.422
μ
V
1
0
0
0
0
0
0
0
0
0
-244.141
μ
V
0
1
1
1
1
1
1
1
1
1
-0.498291V
0
0
0
0
0
0
0
0
0
1
-0.499268V
0
0
0
0
0
0
0
0
0
0
NOTE:
8. The voltages listed above represent the ideal center of each output code shown with V
REFIN
= +1.25V.
-
+
+
-
C
H
C
S
C
S
C
H
I/Q
IN+
V
OUT+
V
OUT-
I/Q
IN-
Φ
1
Φ
1
Φ
1
Φ
2
Φ
1
Φ
1
Φ
1
FIGURE 3. ANALOG INPUT SAMPLE-AND-HOLD
ISL5740
相關(guān)PDF資料
PDF描述
ISL5761EVAL1 10-bit, +3.3V, 130/210MSPS, CommLink TM High Speed D/A Converter
ISL5761IA 10-bit, +3.3V, 130/210MSPS, CommLink TM High Speed D/A Converter
ISL5761IB CONNECTOR ACCESSORY
ISL57612IA 10-bit, +3.3V, 130/210MSPS, CommLink TM High Speed D/A Converter
ISL57612IB 10-bit, +3.3V, 130/210MSPS, CommLink TM High Speed D/A Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL5757 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:10-bit, +3.3V, 260+MSPS, High Speed D/A Converter
ISL5757EVAL1 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:10-bit, +3.3V, 260+MSPS, High Speed D/A Converter
ISL5757IA 功能描述:IC DAC 10-BIT 260MSPS 28-TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:2,400 系列:- 設(shè)置時(shí)間:- 位數(shù):18 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:3 電壓電源:模擬和數(shù)字 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:36-TFBGA 供應(yīng)商設(shè)備封裝:36-TFBGA 包裝:帶卷 (TR) 輸出數(shù)目和類型:* 采樣率(每秒):*
ISL5757IAZ 功能描述:IC DAC 10-BIT 260MSPS 28-TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1,000 系列:- 設(shè)置時(shí)間:1µs 位數(shù):8 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數(shù)目和類型:8 電壓,單極 采樣率(每秒):*
ISL5757IB 功能描述:IC DAC 10BIT 260MHZ 28-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:2,400 系列:- 設(shè)置時(shí)間:- 位數(shù):18 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:3 電壓電源:模擬和數(shù)字 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:36-TFBGA 供應(yīng)商設(shè)備封裝:36-TFBGA 包裝:帶卷 (TR) 輸出數(shù)目和類型:* 采樣率(每秒):*