參數(shù)資料
型號: ISL6224CAZ-T
廠商: INTERSIL CORP
元件分類: 穩(wěn)壓器
英文描述: KJ 66C 66#22D SKT RECP
中文描述: SWITCHING CONTROLLER, 690 kHz SWITCHING FREQ-MAX, PDSO16
封裝: LEAD FREE, PLASTIC, SSOP-16
文件頁數(shù): 7/13頁
文件大?。?/td> 378K
代理商: ISL6224CAZ-T
7
FN9042.7
December 28, 2004
Operation-Mode Control
The mode-control circuit changes the converter’s mode of
operation based on the voltage polarity of the phase node
when the lower MOSFET is conducting and just before the
upper MOSFET turns on. For continuous inductor current,
the phase node is negative when the lower MOSFET is
conducting and the converters operate in fixed-frequency
PWM mode as shown in Figure 3. When the load current
decreases to the point where the inductor current flows
through the lower MOSFET in the ‘reverse’ direction, the
phase node becomes positive, and the mode is changed to
hysteretic.
A phase comparator handles the timing of the phase node
voltage sensing. A low level on the phase comparator output
indicates a negative phase voltage during the conduction
time of the lower MOSFET. A high level on the phase
comparator output indicates a positive phase voltage.
When the phase node is positive (phase comparator high),
at the end of the lower MOSFET conduction time, for eight
consecutive clock cycles, the mode is changed to hysteretic
as shown in Figure 3. The dashed lines indicate when the
phase node goes positive and the phase comparator output
goes high. The solid vertical lines at 1,2,...8 indicate the
sampling time, of the phase comparator, to determine the
polarity (sign) of the phase node. At the transition between
PWM and hysteretic mode both the upper and lower
MOSFETs are turned off. The phase node will ‘ring’ based
on the output inductor and the parasitic capacitance on the
phase node and settle out at the value of the output voltage.
The mode change from hysteretic to PWM can be caused by
one of two events. One event is the same mechanism that
causes a PWM to hysteretic transition. But instead of looking
for eight consecutive positive occurrences on the phase
node, it is looking for eight consecutive negative
occurrences on the phase node. The operation mode will be
changed from hysteretic to PWM when these eight
consecutive pulses occur. This transition technique prevents
jitter of the operation mode at load levels close to boundary.
The other mechanism for changing from hysteretic to PWM
is due to a sudden increase in the output current. This step
load causes an instantaneous decrease in the output voltage
due to the voltage drop on the output capacitor ESR. If the
decrease causes the output voltage to drop below the
hysteretic regulation level, the mode is changed to PWM on
the next clock cycle. This insures the full power required by
the increase in output current.
Gate Control Logic
The gate control logic translates generated PWM control
signals into the MOSFET gate drive signals providing
necessary amplification, level shifting and shoot-through
protection. Also, it has functions that help optimize the IC
performance over a wide range of operational conditions.
Since MOSFET switching time can vary dramatically from
type to type and with the input voltage, the gate control logic
provides adaptive dead time by monitoring the gate-to-
source voltages of both upper and lower MOSFETs. The
lower MOSFET is not turned on until the gate-to-source
voltage of the upper MOSFET has decreased to less than
approximately 1V. Similarly, the upper MOSFET is not turned
on until the gate-to-source voltage of the lower MOSFET has
decreased to less than approximately 1V. This allows a wide
variety of upper and lower MOSFETs to be used without a
concern for simultaneous conduction, or shoot-through.
PWM
HYSTERETIC
1 2 3 4 5 6 7 8
VOUT
I
L
PHASE
COMP
MODE
OF
OPERATION
t
t
t
t
FIGURE 2. HYSTERETIC OPERATION MODE
PWM
HYSTERETIC
1
2
3
4
5
6
7
8
I
L
PHASE
COMP
OPERATION
MODE
t
t
t
PHASE
NODE
t
FIGURE 3. MODE CONTROL WAVEFORMS
ISL6224
相關PDF資料
PDF描述
ISL6224CAZ Single Output Mobile-Friendly PWM Controller
ISL6224 Single Output Mobile-Friendly PWM Controller
ISL6224CA Single Output Mobile-Friendly PWM Controller
ISL6224CAZA Single Output Mobile-Friendly PWM Controller
ISL6225CAZ Dual Mobile-Friendly PWM Controller with DDR Memory Option
相關代理商/技術參數(shù)
參數(shù)描述
ISL6224EVAL1 制造商:Intersil Corporation 功能描述:DEV TOOLS, EVAL BD FOR SGL OUTPUT MOBILE-FRIENDLY PWM CNTRLR - Bulk
ISL6225 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Dual Mobile-Friendly PWM Controller with DDR Memory Option
ISL6225BCA-T 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
ISL6225CA 功能描述:IC CTRLR DDR DRAM, SDRAM 28QSOP RoHS:否 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,000 系列:- 應用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應商設備封裝:42-WLP 包裝:帶卷 (TR)
ISL6225CA-T 功能描述:IC CTRLR DDR DRAM, SDRAM 28QSOP RoHS:否 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,000 系列:- 應用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應商設備封裝:42-WLP 包裝:帶卷 (TR)