參數(shù)資料
型號: K6R4016V1D
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 1Mx4 Bit High Speed Static RAM(5.0V Operating). Operated at Commercial and Industrial Temperature Ranges.
中文描述: 1Mx4位高速靜態(tài)RAM(5.0V操作)。在經(jīng)營商業(yè)和工業(yè)溫度范圍。
文件頁數(shù): 6/9頁
文件大?。?/td> 177K
代理商: K6R4016V1D
K6R4004C1D
CMOS SRAM
PRELIMINARY
Rev 1.0
July 2002
- 6 -
Address
Data Out
Previous Valid Data
Valid Data
TIMING DIAGRAMS
TIMING WAVEFORM OF READ CYCLE(1)
(Address Controlled
,
CS=OE=V
IL
, WE=V
IH
)
t
AA
t
RC
t
OH
NOTES
(READ CYCLE)
1. WE is high for read cycle.
2. All read cycle timing is referenced from the last valid address to the first transition address.
3. t
HZ
and t
OHZ
are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V
OH
or V
OL
levels.
4. At any given temperature and voltage condition, t
HZ
(Max.) is less than t
LZ
(Min.) both for a given device and from device to
device.
5. Transition is measured
±
200mV from steady state voltage with Load(B). This parameter is sampled and not 100% tested.
6. Device is continuously selected with CS=V
IL.
7. Address valid prior to coincident with CS transition low.
8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
WRITE CYCLE*
* The above parameters are also guaranteed at industrial temperature range.
Parameter
Symbol
K6R4004C1D-10
K6R4004C1D-12
Unit
Min
Max
Min
Max
Write Cycle Time
t
WC
10
-
12
-
ns
Chip Select to End of Write
t
CW
7
-
8
-
ns
Address Set-up Time
t
AS
0
-
0
-
ns
Address Valid to End of Write
t
AW
7
-
8
-
ns
Write Pulse Width(OE High)
t
WP
7
-
8
-
ns
Write Pulse Width(OE Low)
t
WP1
10
-
12
-
ns
Write Recovery Time
t
WR
0
-
0
-
ns
Write to Output High-Z
t
WHZ
0
5
0
6
ns
Data to Write Time Overlap
t
DW
5
-
6
-
ns
Data Hold from Write Time
t
DH
0
-
0
-
ns
End of Write to Output Low-Z
t
OW
3
-
3
-
ns
Valid Data
High-Z
t
RC
CS
Address
OE
Data out
t
HZ(3,4,5)
t
AA
t
CO
t
OE
t
OLZ
t
LZ(4,5)
t
OHZ
t
PU
t
PD
50%
50%
V
CC
Current
I
CC
I
SB
t
DH
TIMING WAVEFORM OF READ CYCLE(2)
(WE=V
IH
)
相關(guān)PDF資料
PDF描述
K6T4016U3C 256Kx16 bit Low Power and Low Voltage CMOS Static RAM
K6T4016V3C-RB70 256Kx16 bit Low Power and Low Voltage CMOS Static RAM
K6T4016V3C-RB85 256Kx16 bit Low Power and Low Voltage CMOS Static RAM
K6T4016V3C-RF10 256Kx16 bit Low Power and Low Voltage CMOS Static RAM
K6T4016V3C-RF70 256Kx16 bit Low Power and Low Voltage CMOS Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K6R4016V1D-J 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:512Kx8 Bit High Speed Static RAM(3.3V Operating). Operated at Commercial and Industrial Temperature Ranges.
K6R4016V1D-JC 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Mx4 Bit High Speed Static RAM(3.3V Operating). Operated at Commercial and Industrial Temperature Ranges
K6R4016V1DJC10 制造商:SAMSG 功能描述:
K6R4016V1D-KI10000 制造商:Samsung Semiconductor 功能描述:
K6R4016V1D-UI10000 制造商:Samsung SDI 功能描述:SRAM Chip Async Single 3.3V 4M-Bit 256K x 16 10ns 44-Pin TSOP-II Tray