參數(shù)資料
型號(hào): KFG2816D1M-DED
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: OneNAND SPECIFICATION
中文描述: OneNAND的規(guī)格
文件頁數(shù): 43/87頁
文件大?。?/td> 1175K
代理商: KFG2816D1M-DED
OneNAND128
FLASH MEMORY
43
Programmable Burst Read Latency
The programmable burst read latency feature indicates to the device the number of additional clock cycles that must elapse after
AVD is driven active before data will be available. Upon power up, the number of total initial access cycles defaults to four clocks. The
number of total initial access cycles is programmable from three to seven cycles.
4-, 8-,16-, 32- Word Linear Burst Read
As well as the Continuous Linear Burst Mode, there are four(4 & 8 & 16 & 32 word) (Note1) linear wrap-around mode, in which a fixed
number of words are read from consecutive addresses. When the last word in the burst mode is reached, assert /CE and /OE high to
terminate the operation. In these modes, the start address for burst read can be any address of address map.
(Note 1) 32 word linear burst read isn’t available on spare area BufferRAM
Figure 13. Example of 4 clock Burst Read Latency
Handshaking
The handshaking feature allows the host system to simply monitor the RDY signal from the device to determine when the initial word
of burst data is ready to be read. To set the number of initial cycle for optimal burst mode, the host should use the programmable
burst read latency configuration.(See "System Configuration1 Register" for details.) The rising edge of RDY which is derived from 1
clock ahead of data fetch clock indicates the initial word of valid burst data.
Output Disable Mode
When the CE or OE input is at V
IH
, output from the device is disabled. The outputs are placed in the high impedance state.
Table 7. Burst Address Sequences
Start
Addr.
Burst Address Sequence(Decimal)
Continuous Burst
4-word Burst
8-word Burst
16-word Burst
32-word Burst
Wrap
around
0
0-1-2-3-4-5-6...
0-1-2-3-0...
0-1-2-3-4-5-6-7-0...
0-1-2-3-4-....-13-14-15-0...
0-1-2-3-4-....-29-30-31-0...
1
1-2-3-4-5-6-7...
1-2-3-0-1...
1-2-3-4-5-6-7-0-1...
1-2-3-4-5-....-14-15-0-1...
1-2-3-4-5-....-30-31-0-1...
2
2-3-4-5-6-7-8...
2-3-0-1-2...
2-3-4-5-6-7-0-1-2...
2-3-4-5-6-....-15-0-1-2...
2-3-4-5-6-....-31-0-1-2...
.
.
.
.
.
.
.
.
.
.
.
.
t
IAA
Hi-Z
CE
CLK
AVD
OE
RDY
t
RDYS
t
RDYA
DQ0:
DQ15
D6
D7
D0
D1
D2
D3
D7
D0
Hi-Z
0
1
2
3
4
t
BA
Rising edge of the clock cycle following last read latency
triggers next burst data
A0:
A15
Valid
Address
-1
5
6
相關(guān)PDF資料
PDF描述
KFG2816D1M-DIB OneNAND SPECIFICATION
KFG2816D1M-DID OneNAND SPECIFICATION
KFG2816D1M-PEB OneNAND SPECIFICATION
KFG2816D1M-PED OneNAND SPECIFICATION
KFG2816D1M-PIB OneNAND SPECIFICATION
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KFG2816D1M-DIB 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:OneNAND SPECIFICATION
KFG2816D1M-DID 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:OneNAND SPECIFICATION
KFG2816D1M-PEB 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:OneNAND SPECIFICATION
KFG2816D1M-PED 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:OneNAND SPECIFICATION
KFG2816D1M-PIB 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:OneNAND SPECIFICATION