參數(shù)資料
型號: KMPC8540PX667LB
廠商: Freescale Semiconductor
文件頁數(shù): 7/24頁
文件大小: 0K
描述: IC MPU PWRQUICC 783-FCPBGA
標(biāo)準(zhǔn)包裝: 2
系列: MPC85xx
處理器類型: 32-位 MPC85xx PowerQUICC III
速度: 667MHz
電壓: 1.2V
安裝類型: 表面貼裝
封裝/外殼: 784-BBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 783-FCPBGA(29x29)
包裝: 托盤
MPC8540 PowerQUICC III Integrated Host Processor Product Brief, Rev. 0.1
Freescale Semiconductor
15
MPC8540 Architecture Overview
3.12 Integrated DMA
The MPC8540 DMA engine is capable of transferring blocks of data from any legal address range to any other legal
address range. Therefore, it can perform a DMA transfer between any of its I/O or memory ports or even between
two devices or locations on the same port.
The four-channel DMA controller allows chaining (both extended and direct) through local memory-mapped chain
descriptors. Scattering, gathering, and misaligned transfers are supported. In addition, advanced capabilities such as
stride transfers and complex transaction chaining are supported.
DMA transfers can be initiated by a single write to a configuration register. There is also support for external control
of transfers using DMA_DREQ, DMA_DACK, and DMA_DDONE handshake signals.
DMA descriptors encompass a rich set of attributes that allow DMA transfers to bypass outbound address translation
and supply external addresses and attributes directly to the RapidIO port. Local attributes such as snoop and L2-write
stashing can be specified by descriptors.
Interrupts are provided on a completed segment, link, list, chain, or on an error condition. Coherency is selectable
and hardware enforced (snoop/no snoop).
3.13 PCI Controller
The MPC8540 64-bit PCI controller is compatible with the PCI Local Bus Specification, Revision 2.2 and the PCI-X
Addendum, Revision 1.0. The interface can function as a host or agent bridge interface in either PCI or PCI-X mode.
Both PCI and PCI-X modes support 64-bit addressing and 32-bit or 64-bit data buses.
As a master, the MPC8540 supports read and write operations to the PCI memory space, the PCI I/O space, and the
PCI configuration space. Also, the MPC8540 can generate PCI special-cycle and interrupt-acknowledge commands.
As a target, the MPC8540 supports read and write operations to system memory as well as configuration accesses.
PCI-X functionality includes split transaction support for four outstanding split transactions. Split response data is
returned in order without interleaving. As a target, the MPC8540 supports all PCI-X sizes. As a master it internally
combines transactions up to 256 bytes.
An internal arbiter can be used to support up to five external masters. A round robin arbitration algorithm with two
priority levels is used.
3.14 RapidIO Controller
The RapidIO interconnect unit on the MPC8540 is based on the RapidIO Interconnect Specification, Revision 1.1.
RapidIO is a high-performance, point-to-point, low-pin-count, packet-switched system-level interconnect that can
be used in a variety of applications as an open standard. The RapidIO architecture provides a rich variety of features
including high data bandwidth, low-latency capability, and support for high-performance I/O devices, as well as
providing message-passing and software-managed programming models.
The RapidIO unit on the MPC8540 supports the I/O and message-passing logical specifications, the common
transport specification, and the 8/16 LP-LVDS physical layer specification of the RapidIO Interconnect
Specification. It does not support the globally shared memory logical specification.
Highlights of the implementation include: support for four priority levels and ordering within a priority level, CRC
error management, 32- to 256-byte transactions and 8-bit data width ports.
The physical layer of the RapidIO unit can operate at up to 500 MHz. Because the interface is defined as a
source-synchronous, double-data-rate, LVDS-signaling interconnect, the theoretical unidirectional peak bandwidth
相關(guān)PDF資料
PDF描述
IDT7054L25PRF IC SRAM 32KBIT 25NS 128TQFP
KMPC8540CVT667JB IC MPU PWRQUICC 783-FCPBGA
IDT7006L35G IC SRAM 128KBIT 35NS 68PGA
XC4052XL-1HQ240C IC FPGA C-TEMP 3.3V 1SPD 240HQFP
KMPC8540CPX667JB IC MPU PWRQUICC 783-FCPBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KMPC8540PX667LC 功能描述:微處理器 - MPU PQ 3 8540-DRACOM RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
KMPC8540PX833LB 功能描述:微處理器 - MPU PQ 3 8540-DRACOM RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
KMPC8540PX833LC 功能描述:微處理器 - MPU PQ 3 8540-DRACOM RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
KMPC8540PXAQFB 功能描述:微處理器 - MPU PQ 3 DRACO-DRACOM RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
KMPC8540VT667LB 功能描述:微處理器 - MPU PQ 3 8540-DRACOM RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324