參數(shù)資料
型號: LP8340IDT-2.5
廠商: NATIONAL SEMICONDUCTOR CORP
元件分類: 基準(zhǔn)電壓源/電流源
英文描述: Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
中文描述: 2.5 V FIXED POSITIVE LDO REGULATOR, 1.3 V DROPOUT, PSSO2
封裝: DPAK-3
文件頁數(shù): 7/14頁
文件大?。?/td> 304K
代理商: LP8340IDT-2.5
LP8340I Electrical Characteristics
(Continued)
Unless otherwise specified all limits guaranteed for V
= V
O
+ 1V, C
IN
= C
OUT
= 10μF, T
J
= 25C.
Boldface
limits apply over
the full operating temperature range of T
J
= 40C to 125C
Symbol
Parameter
Conditions
Min
(Note 5)
Typ
(Note 4)
Max
(Note 5)
Units
T
SD
Thermal Shutdown
Temp.
Thermal Shutdown Hyst.
ADJ Input Leakage
Current
V
OUT
Leakage Current
160
10
±
0.01
C
V
ADJ
= 1.5V or 0V
±
100
nA
LP8340-ADJ
ADJ = OUT, V
OUT
= 2V, V
IN
= 10V
LP8340-1.8, V
OUT
= 2.5V, V
IN
= 10V
LP8340-2.5, V
OUT
= 3.5V, V
IN
= 10V
LP8340-3.3, V
OUT
= 4V, V
IN
= 10V
LP8340-5.0, V
OUT
= 6V, V
IN
= 10V
10Hz to 10kHz, R
L
= 1k
, C
OUT
= 10μF
10
10
10
10
10
μA
e
n
Output Noise
250
μVrms
Note 1:
Absolute Maximum ratings indicate limits beyond which damage may occur. Electrical specifications do not apply when operating the device outside of its
rated operating conditions.
Note 2:
All voltages are with respect to the potential at the ground pin.
Note 3:
Maximum Power dissipation for the device is calculated using the following equations:
where T
J(MAX)
is the maximum junction temperature, T
A
is the ambient temperature, and
θ
JA
is the junction-to-ambient thermal resistance. The value of the
θ
JA
for
the LLP package is specifically dependant on the PCB trace area, trace material, and the number of layers and thermal vias. For improved thermal resistance and
power dissipation for the LLP package, refer to Application Note AN-1187.
Note 4:
Typical Values represent the most likely parametric norm.
Note 5:
All limits are guaranteed by testing or statistical analysis.
Note 6:
Human body model 1.5k
in series with 100pF.
Note 7:
Condition does not apply to input voltages below 2.7V since this is the minimum input operating voltage.
Note 8:
Dropout voltage is measured by reducing V
IN
until V
O
drops 100mV from its normal value.
L
www.national.com
7
相關(guān)PDF資料
PDF描述
LP8340IDT-3.3 Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
LP8340IDT-5.0 Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
LP8340IDTX-1.8 Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
LP8340IDTX-2.5 Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
LP8340IDTX-3.3 Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LP8340IDT-3.3 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Low Dropout, Low IQ, 1.0A CMOS Linear Regulator
LP8340IDT-3.3/NOPB 功能描述:IC REG LDO 3.3V 1A TO-252 RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 線性 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 穩(wěn)壓器拓?fù)浣Y(jié)構(gòu):正,固定式 輸出電壓:3.1V 輸入電壓:最高 5.5V 電壓 - 壓降(標(biāo)準(zhǔn)):- 穩(wěn)壓器數(shù)量:1 電流 - 輸出:300mA 電流 - 限制(最?。?420mA 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:SOT-23-5 細(xì)型,TSOT-23-5 供應(yīng)商設(shè)備封裝:TSOT-23-5 包裝:帶卷 (TR)
LP8340IDT-5.0 制造商:Texas Instruments 功能描述:
LP8340IDT-5.0/NOPB 功能描述:IC REG LDO 5V 1A TO-252 RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 線性 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 穩(wěn)壓器拓?fù)浣Y(jié)構(gòu):正,固定式 輸出電壓:3.1V 輸入電壓:最高 5.5V 電壓 - 壓降(標(biāo)準(zhǔn)):- 穩(wěn)壓器數(shù)量:1 電流 - 輸出:300mA 電流 - 限制(最?。?420mA 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:SOT-23-5 細(xì)型,TSOT-23-5 供應(yīng)商設(shè)備封裝:TSOT-23-5 包裝:帶卷 (TR)
LP8340IDTX-1.8 功能描述:IC REG LDO 1.8V 1A TO-252 RoHS:否 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 線性 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 穩(wěn)壓器拓?fù)浣Y(jié)構(gòu):正,固定式 輸出電壓:3.1V 輸入電壓:最高 5.5V 電壓 - 壓降(標(biāo)準(zhǔn)):- 穩(wěn)壓器數(shù)量:1 電流 - 輸出:300mA 電流 - 限制(最小):420mA 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:SOT-23-5 細(xì)型,TSOT-23-5 供應(yīng)商設(shè)備封裝:TSOT-23-5 包裝:帶卷 (TR)