參數資料
型號: LT1715CMS#TR
廠商: Linear Technology
文件頁數: 2/20頁
文件大?。?/td> 0K
描述: IC COMPARATOR 150MHZ DUAL 10MSOP
標準包裝: 2,500
系列: UltraFast™
類型: 通用
元件數: 2
輸出類型: CMOS,滿擺幅,TTL
電壓 - 電源,單路/雙路(±): 2.7 V ~ 12 V
電壓 - 輸入偏移(最小值): 2.5mV @ ±5V
電流 - 輸入偏壓(最小值): 6µA @ ±5V
電流 - 輸出(標準): 20mA
電流 - 靜態(tài)(最大值): 2mA
CMRR, PSRR(標準): 70dB CMRR,80dB PSRR
傳輸延遲(最大): 9ns
磁滯: 6mV
工作溫度: 0°C ~ 70°C
封裝/外殼: 10-TFSOP,10-MSOP(0.118",3.00mm 寬)
安裝類型: 表面貼裝
包裝: 帶卷 (TR)
其它名稱: LT1715CMSTR
LT1715
10
1715fa
Figure 2. Typical Topside Metal for Multilayer PCB Layouts
1715 F02
APPLICATIONS INFORMATION
When both input signals are above the positive common
mode limit, the input stage will get debiased and the output
polarity will be random. However, the internal hysteresis
will hold the output to a valid logic level. When at least one
of the inputs returns to within the common mode limits,
recovery from this state will take as long as 1μs.
The propagation delay does not increase signicantly when
driven with large differential voltages, but with low levels
of overdrive, an apparent increase may be seen with large
source resistances due to an RC delay caused by the 2pF
typical input capacitance.
Input Protection
The input stage is protected against damage from large
differential signals, up to and beyond a differential voltage
equal to the supply voltage, limited only by the absolute
maximum currents noted. External input protection cir-
cuitry is only needed if currents would otherwise exceed
these absolute maximums. The internal catch diodes can
conduct current up to these rated maximums without
latchup, even when the supply voltages are at the absolute
maximum ratings.
The LT1715 input stage has general purpose internal ESD
protection for the human body model. For use as a line
receiver, additional external protection may be required.
As with most integrated circuits, the level of immunity to
ESD is much greater when residing on a printed circuit
board where the power supply decoupling capacitance will
limit the voltage rise caused by an ESD pulse.
Input Bias Current
Input bias current is measured with both inputs held at
1V. As with any PNP differential input stage, the LT1715
bias current ows out of the device. It will go to zero on
the higher of the two inputs and double on the lower
of the two inputs. With more than two diode drops of
differential input voltage, the LT1715’s input protection
circuitry activates, and current out of the lower input will
increase an additional 30% and there will be a small bias
current into the higher of the two input pins, of 4μA or
less. See the Typical Performance curve “Input Current
vs Differential Input Voltage.”
High Speed Design Considerations
Application of high speed comparators is often plagued by
oscillations. The LT1715 has 4mV of internal hysteresis,
which will prevent oscillations as long as parasitic output
to input feedback is kept below 4mV. However, with the
2V/ns slew rate of the LT1715 outputs, a 4mV step can
be created at a 100Ω input source with only 0.02pF of
output to input coupling. The LT1715’s pinout has been
arranged to minimize problems by placing the sensitive
inputs away from the outputs, shielded by the power rails.
The input and output traces of the circuit board should
also be separated, and the requisite level of isolation is
readily achieved if a topside ground plane runs between
the output and the inputs. For multilayer boards where the
ground plane is internal, a topside ground or supply trace
should be run between the inputs and the output.
The ground pin of the LT1715 can disturb the ground plane
potential while toggling due to the extremely fast on and
off times of the output stage. Therefore, using a ground
for input termination or ltering that is separate from the
LT1715 Pin 6 ground can be highly benecial. For example,
a ground plane tied to Pin 6 and directly adjacent to a 1"
long input trace can capacitively couple 4mV of disturbance
into the input. In this scenario, cutting the ground plane
between the GND pin and the inputs will cut the capacitance
and the disturbance down substantially.
Figure 2 shows a typical topside layout of the LT1715
on such a multilayer board. Shown is the topside metal
etch including traces, pin escape vias, and the land pads
for an MS10 LT1715 and its adjacent X7R 10nF bypass
capacitors in the 0805 case.
相關PDF資料
PDF描述
AD7797BRUZ IC ADC 24BIT SIG-DEL 1CH 16TSSOP
VE-2VK-IX-B1 CONVERTER MOD DC/DC 40V 75W
VE-2VJ-IX-B1 CONVERTER MOD DC/DC 36V 75W
LTC1863LCGN#PBF IC ADC 12BIT 8CH 175KSPS 16SSOP
LT1715CMS IC COMPARATOR 150MHZ DUAL 10MSOP
相關代理商/技術參數
參數描述
LT1715CMSTRPBF 制造商:LINER 制造商全稱:Linear Technology 功能描述:4ns, 150MHz Dual Comparator with Independent Input/Output Supplies
LT1715HMS#PBF 功能描述:IC COMP DUAL 150MHZ 4NS 10-MSOP RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:UltraFast™ 標準包裝:1 系列:- 類型:通用 元件數:1 輸出類型:CMOS,開路集電極,TTL 電壓 - 電源,單路/雙路(±):2.7 V ~ 5.5 V 電壓 - 輸入偏移(最小值):7mV @ 5V 電流 - 輸入偏壓(最小值):0.25µA @ 5V 電流 - 輸出(標準):84mA @ 5V 電流 - 靜態(tài)(最大值):120µA CMRR, PSRR(標準):- 傳輸延遲(最大):600ns 磁滯:- 工作溫度:-40°C ~ 85°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 包裝:剪切帶 (CT) 產品目錄頁面:1268 (CN2011-ZH PDF) 其它名稱:*LMV331M5*LMV331M5/NOPBLMV331M5CT
LT1715HMS#PBF 制造商:Linear Technology 功能描述:IC, HIGH SPEED COMP, DUAL, 4NS, MSOP-10
LT1715HMS#TRPBF 功能描述:IC COMPARATOR 4NS DUAL 10-MSOP RoHS:是 類別:集成電路 (IC) >> 線性 - 比較器 系列:UltraFast™ 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 類型:通用 元件數:1 輸出類型:CMOS,推挽式,滿擺幅,TTL 電壓 - 電源,單路/雙路(±):2.5 V ~ 5.5 V,±1.25 V ~ 2.75 V 電壓 - 輸入偏移(最小值):5mV @ 5.5V 電流 - 輸入偏壓(最小值):1pA @ 5.5V 電流 - 輸出(標準):- 電流 - 靜態(tài)(最大值):24µA CMRR, PSRR(標準):80dB CMRR,80dB PSRR 傳輸延遲(最大):450ns 磁滯:±3mV 工作溫度:-40°C ~ 85°C 封裝/外殼:6-WFBGA,CSPBGA 安裝類型:表面貼裝 包裝:管件 其它名稱:Q3554586
LT1715HMSPBF 制造商:LINER 制造商全稱:Linear Technology 功能描述:4ns, 150MHz Dual Comparator with Independent Input/Output Supplies