參數(shù)資料
型號: LTC1407AHMSE#PBF
廠商: Linear Technology
文件頁數(shù): 20/24頁
文件大?。?/td> 0K
描述: IC ADC 14BIT 3MSPS 10-MSOP
標準包裝: 50
位數(shù): 14
采樣率(每秒): 3M
數(shù)據(jù)接口: 串行,SPI?
轉換器數(shù)目: 1
功率耗散(最大): 14mW
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 10-TFSOP,10-MSOP(0.118",3.00mm 寬)裸露焊盤
供應商設備封裝: 10-MSOP 裸露焊盤
包裝: 管件
輸入數(shù)目和類型: 4 個單端,單極;2 個差分,單極
產(chǎn)品目錄頁面: 1346 (CN2011-ZH PDF)
配用: DC1082A-B-ND - BOARD SAR ADC LTC1407A
DC1082A-A-ND - BOARD SAR ADC LTC1407A-1
LTC1407/LTC1407A
5
1407fb
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: All voltage values are with respect to ground GND.
Note 3: When these pins are taken below GND or above VDD, they will be
clamped by internal diodes. This product can handle input currents greater
than 100mA below GND or greater than VDD without latchup.
Note 4: Offset and range specications apply for a single-ended CH0+ or CH1+
input with CH0or CH1grounded and using the internal 2.5V reference.
Note 5: Integral linearity is tested with an external 2.55V reference and is
dened as the deviation of a code from the straight line passing through
the actual endpoints of a transfer curve. The deviation is measured from
the center of quantization band.
Note 6: Guaranteed by design, not subject to test.
Note 7: Recommended operating conditions.
Note 8: The analog input range is dened for the voltage difference
between CH0+ and CH0or CH1+ and CH1.
Note 9: The absolute voltage at CH0+, CH0, CH1+ and CH1must be
within this range.
Note 10: If less than 3ns is allowed, the output data will appear one
clock cycle later. It is best for CONV to rise half a clock before SCK, when
running the clock at rated speed.
Note 11: Not the same as aperture delay. Aperture delay (1ns) is the
difference between the 2.2ns delay through the sample-and-hold and the
1.2ns CONV to Hold mode delay.
Note 12: The rising edge of SCK is guaranteed to catch the data coming
out into a storage latch.
Note 13: The time period for acquiring the input signal is started by the
32nd rising clock and it is ended by the rising edge of CONV.
Note 14: The internal reference settles in 2ms after it wakes up from Sleep
mode with one or more cycles at SCK and a 10μF capacitive load.
Note 15: The full power bandwidth is the frequency where the output code
swing drops by 3dB with a 2.5VP-P input sine wave.
Note 16: Maximum clock period guarantees analog performance during
conversion. Output data can be read with an arbitrarily long clock period.
Note 17: The LTC1407A is measured and specied with 14-bit resolution
(1LSB = 152μV) and the LTC1407 is measured and specied with 12-bit
resolution (1LSB = 610μV).
SYMBOL
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
t7
32nd SCK
↑ to CONV↑ Interval (Affects Acquisition Period)
(Notes 6, 7, 13)
45
ns
t8
Minimum Delay from SCK to Valid Bits 0 Through 11
(Notes 6, 12)
8
ns
t9
SCK to Hi-Z at SDO
(Notes 6, 12)
6
ns
t10
Previous SDO Bit Remains Valid After SCK
(Notes 6, 12)
2
ns
t12
VREF Settling Time After Sleep-to-Wake Transition
(Notes 6, 14)
2
ms
TIMING CHARACTERISTICS The l denotes the specications which apply over the full operating temperature
range, otherwise specications are at TA = 25°C. VDD = 3V.
TYPICAL PERFORMANCE CHARACTERISTICS
ENOBs and SINAD
vs Input Sinewave Frequency
THD, 2nd and 3rd
vs Input Frequency
SFDR vs Input Frequency
VDD = 3V, TA = 25°C (LTC1407A)
FREQUENCY (MHz)
0.1
10.0
ENOBs
(BITS)
SINAD
(dB)
11.0
12.0
1
10
100
1407 G01
9.0
9.5
10.5
11.5
8.5
8.0
62
68
74
56
59
65
71
53
50
FREQUENCY (MHz)
0.1
–80
THD,
2nd,
3rd
(dB)
–74
–68
–62
–56
1
10
100
1407 G02
–86
–92
–98
–104
–50
–44
THD
3rd
2nd
FREQUENCY (MHz)
0.1
68
SFDR
(dB)
56
44
1
10
100
1407 G19
80
74
62
50
86
92
98
104
相關PDF資料
PDF描述
LTC1407AIMSE-1#TRPBF IC ADC 14BIT 3MSPS SAMPLE 10MSOP
LTC1408IUH-12#TRPBF IC ADC 12BIT 600KSPS 32-QFN
LTC1408IUH#TRPBF IC ADC 14BIT 600KSPS 32-QFN
LTC1409IG#TR IC ADC 12BIT 800KSPS SMPL 28SSOP
LTC1410IG#TR IC ADC 12BIT 1.25MSPS SMP 28SSOP
相關代理商/技術參數(shù)
參數(shù)描述
LTC1407AIMSE 功能描述:IC ADC 14BIT 3MSPS SAMPLE 10MSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
LTC1407AIMSE#PBF 功能描述:IC ADC 14BIT 3MSPS 10-MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應商設備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
LTC1407AIMSE#TR 功能描述:IC ADC 14BIT 3MSPS SAMPLE 10MSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
LTC1407AIMSE#TRPBF 功能描述:IC ADC 14BIT 3MSPS SAMPLE 10MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極
LTC1407AIMSE-1 功能描述:IC ADC 14BIT 3MSPS SAMPLE 10MSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 標準包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極;1 個單端,雙極