參數(shù)資料
型號: LTC2246IUH#PBF
廠商: Linear Technology
文件頁數(shù): 9/24頁
文件大?。?/td> 0K
描述: IC ADC 14BIT 25MSPS SAMPL 32-QFN
標(biāo)準(zhǔn)包裝: 73
位數(shù): 14
采樣率(每秒): 25M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 90mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-WFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 32-QFN 裸露焊盤(5x5)
包裝: 管件
輸入數(shù)目和類型: 1 個單端,雙極; 1 個差分,雙極
LTC2248/LTC2247/LTC2246
17
224876fa
APPLICATIO S I FOR ATIO
WU
UU
pins are needed to reduce package inductance. Bypass
capacitors must be connected as shown in Figure 9.
Other voltage ranges in-between the pin selectable ranges
can be programmed with two external resistors as shown
in Figure 10. An external reference can be used by applying
its output directly or through a resistor divider to SENSE.
It is not recommended to drive the SENSE pin with a logic
device. The SENSE pin should be tied to the appropriate
level as close to the converter as possible. If the SENSE pin
is driven externally, it should be bypassed to ground as
close to the device as possible with a 1
F ceramic capacitor.
Input Range
The input range can be set based on the application. The
2V input range will provide the best signal-to-noise perfor-
mance while maintaining excellent SFDR. The 1V input
range will have better SFDR performance, but the SNR will
degrade by 5.8dB. See the Typical Performance Charac-
teristics section.
Driving the Clock Input
The CLK input can be driven directly with a CMOS or TTL
level signal. A sinusoidal clock can also be used along with
Figure 10. 1.5V Range ADC
CLK
50
0.1
F
0.1
F
4.7
F
1k
FERRITE
BEAD
CLEAN
SUPPLY
SINUSOIDAL
CLOCK
INPUT
224876 F11
NC7SVU04
LTC2248/47/46
Figure 11. Sinusoidal Single-Ended CLK Drive
a low-jitter squaring circuit before the CLK pin (see
Figure 11).
The noise performance of the LTC2248/LTC2247/LTC2246
can depend on the clock signal quality as much as on the
analog input. Any noise present on the clock signal will
result in additional aperture jitter that will be RMS summed
with the inherent ADC aperture jitter.
In applications where jitter is critical, such as when digitiz-
ing high input frequencies, use as large an amplitude as
possible. Also, if the ADC is clocked with a sinusoidal
signal, filter the CLK signal to reduce wideband noise and
distortion products generated by the source.
Figures 12 and 13 show alternatives for converting a
differential clock to the single-ended CLK input. The use of
a transformer provides no incremental contribution to
phase noise. The LVDS or PECL to CMOS translators
provide little degradation below 70MHz, but at 140MHz
will degrade the SNR compared to the transformer solu-
tion. The nature of the received signals also has a large
VCM
SENSE
1.5V
0.75V
2.2
F
12k
1
F
12k
224876 F10
LTC2248/47/46
Figure 12. CLK Drive Using an LVDS or PECL to CMOS Converter
CLK
100
0.1
F
4.7
F
FERRITE
BEAD
CLEAN
SUPPLY
IF LVDS USE FIN1002 OR FIN1018.
FOR PECL, USE AZ1000ELT21 OR SIMILAR
224876 F12
LTC2248/
LTC2247/
LTC2246
CLK
5pF-30pF
ETC1-1T
0.1
F
VCM
FERRITE
BEAD
DIFFERENTIAL
CLOCK
INPUT
224876 F13
LTC2248/
LTC2247/
LTC2246
Figure 13. LVDS or PECL CLK Drive Using a Transformer
相關(guān)PDF資料
PDF描述
VI-J4J-MW-F1 CONVERTER MOD DC/DC 36V 100W
AD977CRSZ IC ADC 16BIT SRL 100KSPS 28SSOP
AD9233BCPZ-80 IC ADC 12BIT 80MSPS 48-LFCSP
VI-J44-MW-F4 CONVERTER MOD DC/DC 48V 100W
VI-J44-MW-F3 CONVERTER MOD DC/DC 48V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC2246LX 制造商:LINER 制造商全稱:Linear Technology 功能描述:14-Bit, 25Msps 125°C ADC In LQFP
LTC2247 制造商:LINER 制造商全稱:Linear Technology 功能描述:14-Bit, 80Msps Low Power 3V ADC
LTC2247CUH 制造商:Linear Technology 功能描述:ADC Single Pipelined 40Msps 14-bit Parallel 32-Pin QFN EP
LTC2247CUH#PBF 功能描述:IC ADC 14BIT 40MSPS SAMPL 32-QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
LTC2247CUH#TR 制造商:Linear Technology 功能描述:ADC Single Pipelined 40Msps 14-bit Parallel 32-Pin QFN EP T/R