" />
參數(shù)資料
型號(hào): LTC4315CDE#PBF
廠商: Linear Technology
文件頁(yè)數(shù): 19/20頁(yè)
文件大?。?/td> 0K
描述: IC 2WIRE BUS BUFFER 12DFN
標(biāo)準(zhǔn)包裝: 91
類(lèi)型: 2線總線緩沖器
Tx/Rx類(lèi)型: I²C Logic
電容 - 輸入: 10pF
電源電壓: 2.9 V ~ 5.5 V
電流 - 電源: 8.1mA
安裝類(lèi)型: 表面貼裝
封裝/外殼: 12-WFDFN 裸露焊盤(pán)
供應(yīng)商設(shè)備封裝: 12-DFN(4x3)
包裝: 管件
LTC4315
8
4315f
OPERATION
The Block Diagram shows the major functional blocks
of the LTC4315. The LTC4315 is a high noise margin bus
buffer which provides capacitance buffering for I2C signals.
Capacitance buffering is achieved by using back to back
buffers on the clock and data channels, which isolate
the SDAIN and SCLIN capacitances from the SDAOUT
and SCLOUT capacitances respectively. All SDA and SCL
pins are fully bidirectional. The high noise margin allows
the LTC4315 to operate with non-compliant I2C devices
that drive a high VOL, permits a number of LTC4315s to
be connected in series and improves the reliability of I2C
communications in large noisy systems. When enabled,
rise time accelerator (RTA) pull-up currents (IRTA) turn on
during rising edges to reduce bus rise time. In a typical
application, the input bus is pulled up to VCC and the
output bus is pulled up to VCC2, although these are not
requirements. VCC is the primary power supply to the
LTC4315. VCC and VCC2 serve as the input and output side
rise time accelerator supplies respectively. Grounding VCC2
selectively disables the output side RTAs.
When the LTC4315 first receives power on its VCC pin, it
starts out in an under voltage lockout mode (UVLO) until
its VCC exceeds 2.7V. The buffers and RTAs are disabled
and the LTC4315 ignores the logic state of its clock and
data pins. During this time the precharge circuit forces a
nominal voltage of 1V on the SDA and SCL pins through
200k resistors.
Once the LTC4315 exits UVLO and its ENABLE pin has
been asserted high, it monitors the clock and data pins
for a stop bit or a bus idle condition. When a combination
of either condition is detected simultaneously on the input
and output sides, the LTC4315 activates the connections
between SDAIN and SDAOUT, and SCLIN and SCLOUT
respectively, asserts READY high and deactivates the
precharge circuit. If ACC is low or open, RTAs are also
enabled at this time. VCC2 transitions from a high to a low
or vice versa across a 1.8V threshold cause the LTC4315
to disable the buffers and RTAs and to ignore the clock
and data pins for 95μs after that transition. A stop bit or
bus idle is required on both sides to reactivate the buffers
and RTAs. The precharge circuit is not affected by VCC2.
When a SDA/SCL pin is driven below the VIL level, the
buffers are turned on and the logic low level is propagated
though the LTC4315 to the other side. A high occurs when
all devices on the input and output sides release high.
Once the bus voltages rise above the VIL level, the buffers
are turned off. The RTAs are turned on at a slightly higher
voltage. The RTAs accelerate the rising edges of the SDA/
SCL inputs and outputs up to voltages of 0.9 VCC and
0.9 VCC2 respectively, provided that the busses on their
own are rising at a minimum rate of 0.4V/μs as determined
by internal slew rate detectors. ACC is a three-state input
that controls the RTA pull-up current strength IRTA.
The LTC4315 detects a bus stuck low (fault) condition
when both clock and data busses are not simultaneously
high at least once in 45ms. When a stuck bus occurs, the
LTC4315 asserts the FAULT flag. If DISCEN is tied high, the
LTC4315 also disconnects the input and output sides and
after waiting at least 40μs, generates up to sixteen 5.5kHz
clock pulses on the SCLOUT pin and a stop bit to attempt
to free the stuck bus. Should the stuck bus release high
during this period, clock generation is terminated and the
FAULT flag is cleared.
If DISCEN is tied low, a stuck bus event only causes FAULT
flag assertion. Disconnection of the input and output sides
and clock generation are not done. Once the stuck bus
recovers and FAULT flag has been cleared, connection is
re-established between the input and output after a stop
bit or bus idle condition is detected. Toggling the ENABLE
pin after a fault condition has occurred forces a connec-
tion between the input and output. When powering into
a stuck low condition, the input and output sides remain
disconnected. After the timeout period, a stuck low fault
condition is detected and the behavior is as described
previously.
相關(guān)PDF資料
PDF描述
PT08E-14-19P CONN PLUG 19 POS R/A W/PINS
VI-J6R-IZ-B1 CONVERTER MOD DC/DC 7.5V 25W
D38999/20KE99SN CONN RCPT 23POS WALL MNT W/SCKT
VI-J6R-IY-F4 CONVERTER MOD DC/DC 7.5V 50W
LTC4313CDD-2#PBF IC 2WIRE BUS BUFFER 8DFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC4315CMS#PBF 功能描述:IC 2WIRE BUS BUFFER 12MSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱:Q5134101
LTC4315CMS#TRPBF 功能描述:IC 2WIRE BUS BUFFER 12MSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱:Q5134101
LTC4315IDE#PBF 功能描述:IC 2WIRE BUS BUFFER 12DFN RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱:Q5134101
LTC4315IDE#TRPBF 功能描述:IC 2WIRE BUS BUFFER 12DFN RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱:Q5134101
LTC4315IMS#PBF 功能描述:IC 2WIRE BUS BUFFER 12MSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 信號(hào)緩沖器,中繼器,分配器 系列:- 標(biāo)準(zhǔn)包裝:160 系列:- 類(lèi)型:轉(zhuǎn)發(fā)器 Tx/Rx類(lèi)型:以太網(wǎng) 延遲時(shí)間:- 電容 - 輸入:- 電源電壓:2.37 V ~ 2.63 V 電流 - 電源:60mA 安裝類(lèi)型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:64-TQFP-EP(10x10) 包裝:托盤(pán) 其它名稱:Q5134101