Mitsubishi microcomputers
M16C / 62A Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timing (Vcc = 3V)
194
V
CC
= 3V
Switching characteristics (referenced to V
CC
= 3V, V
SS
= 0V at Topr =
–
20
o
C to 85
o
C /
–
40
o
C to
85
o
C (Note 2), CM15=
“
1
”
unless otherwise specified)
Table 1.23.39. Memory expansion and microprocessor modes
(when accessing external memory area with wait, and select multiplexed bus)
Symbol
Standard
Min.
Measuring condition
Max.
60
Parameter
Unit
t
d(BCLK-AD)
t
h(BCLK-AD)
t
h(RD-AD)
t
h(WR-AD)
Address output delay time
Address output hold time (BCLK standard)
Address output hold time (RD standard)
Address output hold time (WR standard)
ns
ns
ns
ns
4
t
d(BCLK-CS)
t
h(BCLK-CS)
t
h(RD-CS)
t
h(WR-CS)
Chip select output delay time
Chip select output hold time (BCLK standard)
Chip select output hold time (RD standard)
Chip select output hold time (WR standard)
60
ns
ns
ns
ns
4
(Note1)
(Note1)
t
d(BCLK-RD)
t
h(BCLK-RD)
t
d(BCLK-WR)
t
h(BCLK-WR)
RD signal output delay time
RD signal output hold time
WR signal output delay time
WR signal output hold time
60
ns
ns
ns
ns
0
60
t
d(BCLK-DB)
t
h(BCLK-DB)
t
d(DB-WR)
t
h(WR-DB)
Data output delay time (BCLK standard)
Data output hold time (BCLK standard)
Data output delay time (WR standard)
Data output hold time (WR standard)
80
ns
ns
ns
ns
4
(Note1)
(Note1)
t
h(BCLK-ALE)
t
d(AD-ALE)
t
h(ALE-AD)
t
d(AD-RD)
t
d(AD-WR)
t
dZ(RD-AD)
ALE signal output hold time (BCLK standard)
ALE signal output delay time (Address standard)
ALE signal output hold time(Address standard)
Post-address RD signal output delay time
Post-address WR signal output delay time
Address output floating start time
– 4
ns
ns
ns
ns
ns
ns
(Note1)
50
0
0
0
(Note1)
(Note1)
8
t
d(BCLK-ALE)
ALE signal output delay time (BCLK standard)
ns
60
Note: Calculated according to the BCLK frequency as follows:
th(RD – AD) =
f(BCLK) X 2
10
9
[ns]
th(WR – AD) =
f(BCLK) X 2
10
9
[ns]
th(RD – CS) =
f(BCLK) X 2
10
9
[ns]
th(WR – CS) =
f(BCLK) X 2
10
9
[ns]
td(DB – WR) =
f(BCLK) X 2
10
9
– 80
[ns]
X 3
td(AD – ALE) =
f(BCLK) X 2
10
9
– 45
[ns]
th(WR – DB) =
f(BCLK) X 2
10
9
[ns]
Note 2: Specify a product of -40°C to 85°C to use it.
Figure 1.23.7