參數(shù)資料
型號: M4A3-96/48-7VC
廠商: Lattice Semiconductor Corporation
文件頁數(shù): 9/62頁
文件大?。?/td> 0K
描述: IC CPLD ISP 4A 96MC 100TQFP
標(biāo)準(zhǔn)包裝: 90
系列: ispMACH® 4A
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時間 tpd(1): 7.5ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
宏單元數(shù): 96
輸入/輸出數(shù): 48
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP
供應(yīng)商設(shè)備封裝: 100-TQFP(14x14)
包裝: 托盤
ispMACH 4A Family
17
I/O Cell
The I/O cell (Figures 10 and 11) simply consists of a programmable output enable, a feedback path, and
flip-flop (except ispMACH 4A devices with 1:1 macrocell-I/O cell ratio). An individual output enable
product term is provided for each I/O cell. The feedback signal drives the input switch matrix.
The I/O cell (Figure 10) contains a flip-flop, which provides the capability for storing the input in a D-type
register or latch. The clock can be any of the PAL block clocks. Both the direct and registered versions of
the input are sent to the input switch matrix. This allows for such functions as “time-domain-multiplexed”
data comparison, where the first data value is stored, and then the second data value is put on the I/O pin
and compared with the previous stored value.
Note that the flip-flop used in the ispMACH 4A I/O cell is independent of the flip-flops in the macrocells.
It powers up to a logic low.
Zero-Hold-Time Input Register
The ispMACH 4A devices have a zero-hold-time (ZHT) fuse which controls the time delay associated with
loading data into all I/O cell registers and latches. When programmed, the ZHT fuse increases the data path
setup delays to input storage elements, matching equivalent delays in the clock path. When the fuse is erased,
the setup time to the input storage element is minimized. This feature facilitates doing worst-case designs
for which data is loaded from sources which have low (or zero) minimum output propagation delays from
clock edges.
D/L
Q
Block CLK3
Block CLK2
Block CLK1
Block CLK0
To Input
Switch
Matrix
Individual
Output Enable
Product Term
From Output
Switch Matrix
17466G-017
17466G-018
Figure 10. I/O Cell for ispMACH 4A Devices with 2:1
Macrocell-I/O Cell Ratio
Figure 11. I/O Cell for ispMACH 4A Devices with 1:1
Macrocell-I/O Cell Ratio
To Input
Switch
Matrix
Individual
Output Enable
Product Term
From Output
Switch Matrix
Power-up reset
相關(guān)PDF資料
PDF描述
10018784-11212TLF CONN PCI EXPRESS 98POS VERT PCB
10018784-11202TLF CONN PCI EXPRESS 98POS VERT PCB
M4A3-96/48-10VI IC CPLD ISP 4A 96MC 100TQFP
TAP105J020SCS CAP TANT 1UF 20V 5% RADIAL
ASC30DREN-S93 CONN EDGECARD 60POS .100 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M4A445032 制造商:Panasonic Industrial Company 功能描述:ESCUTCHEON
M4A450017A 制造商:Panasonic Industrial Company 功能描述:ESCUTCHEON
M4A453015 制造商:Panasonic Industrial Company 功能描述:ESCUTCHEON SUB: M4A453015A
M4A453015A 制造商:Panasonic Industrial Company 功能描述:ESCUTCHEON
M4A454015 制造商:Panasonic Industrial Company 功能描述:ESCUTCHEON SUB:M4A454015A