M5(LV) TIMING PARAMETERS OVER OPERATING RANGES1 -5 -6 -7 -10 -12 -15 -20 Unit Min Max " />
參數資料
型號: M5-128/68-12VC/1
廠商: Lattice Semiconductor Corporation
文件頁數: 16/42頁
文件大?。?/td> 0K
描述: IC CPLD ISP 128MC 68IO 100TQFP
標準包裝: 90
系列: MACH® 5
可編程類型: 系統(tǒng)內可編程
最大延遲時間 tpd(1): 12.0ns
電壓電源 - 內部: 4.75 V ~ 5.25 V
宏單元數: 128
輸入/輸出數: 68
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP
供應商設備封裝: 100-TQFP(14x14)
包裝: 托盤
MACH 5 Family
23
M5(LV) TIMING PARAMETERS OVER OPERATING RANGES1
-5
-6
-7
-10
-12
-15
-20
Unit
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Combinatorial Delay:
tPDi
Internal combinatorial propagation
delay
3.5
4.5
5.5
8.0
10.0
13.0
18.0
ns
tPD
Combinatorial propagation delay
5.5
6.5
7.5
10.0
12.0
15.0
20.0
ns
Registered Delays:
tSS
Synchronous clock setup time
3.0
4.0
5.0
6.0
8.0
10.0
ns
tSA
Asynchronous clock setup time
3.0
4.0
5.0
6.0
7.0
8.0
ns
tHS
Synchronous clock hold time
0.0
ns
tHA
Asynchronous clock hold time
3.0
4.0
5.0
6.0
7.0
8.0
ns
tCOSi
Synchronous clock to internal output
2.5
3.0
4.0
5.0
6.0
8.0
10.0
ns
tCOS
Synchronous clock to output
4.5
5.0
6.0
7.0
8.0
10.0
12.0
ns
tCOAi
Asynchronous clock to internal output
6.0
8.0
10.0
13.0
15.0
18.0
ns
tCOA
Asynchronous clock to output
8.0
10.0
12.0
15.0
17.0
20.0
ns
Latched Delays:
tSAL
Latch setup time
3.0
4.0
5.0
6.0
7.0
8.0
ns
tHAL
Latch hold time
3.0
4.0
5.0
6.0
7.0
8.0
ns
tPDLi
Transparent latch internal
6.0
7.0
8.0
9.0
10.0
ns
tPDL
Propagation delay through transparent
latch
8.0
9.0
10.0
11.0
12.0
ns
tGOAi
Gate to internal output
7.0
8.0
9.0
10.0
11.0
12.0
ns
tGOA
Gate to output
9.0
10.0
11.0
12.0
13.0
14.0
ns
Input Register Delays:
tSIRS
Input register setup time using a
synchronous clock
2.0
3.0
ns
tSIRA
Input register setup time using an
asynchronous clock
0.0
ns
tHIRS
Input register hold time using a
synchronous clock
3.0
4.0
ns
tHIRA
Input register hold time using an
asynchronous clock
6.0
7.0
ns
Input Latch Delays:
tSIL
Input latch setup time
2.0
3.0
ns
tHIL
Input latch hold time
6.0
7.0
ns
tPDILi
Transparent input latch
5.0
5.5
6.0
ns
Output Delays:
tBUF
Output buffer delay
2.0
ns
tSLW
Slow slew rate delay
2.5
ns
tEA
Output enable time
7.5
9.5
10.0
12.0
15.0
20.0
ns
tER
Output disable time
7.5
9.5
10.0
12.0
15.0
20.0
ns
Select
devices
have
been
discontinued.
See
Ordering
Information
section
for
product
status.
相關PDF資料
PDF描述
EEC06DRYH CONN EDGECARD 12POS DIP .100 SLD
GRM32A7U2J222JW31D CAP CER 2200PF 630V 5% U2J 1210
RGM43DTKD CONN EDGECARD 86POS DIP .156 SLD
VE-B5Y-CW-F4 CONVERTER MOD DC/DC 3.3V 66W
GSC43DRYN-S93 CONN EDGECARD 86POS DIP .100 SLD
相關代理商/技術參數
參數描述
M51293 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:AUDIO SWITCH
M51293FP 制造商:MITSUBISHI 制造商全稱:Mitsubishi Electric Semiconductor 功能描述:AUDIO SWITCH
M512X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Mega I/O Controller with Plug & Play
M513 制造商:MA-COM 制造商全稱:M/A-COM Technology Solutions, Inc. 功能描述:Tape and Reel Packaging for Surface Mount Components
M-513-0103 制造商:WECO Electrical Connectors 功能描述: