參數(shù)資料
型號: MAX1062AEUB+
廠商: Maxim Integrated Products
文件頁數(shù): 16/18頁
文件大?。?/td> 0K
描述: IC ADC 14BIT 200KSPS 10-UMAX
產(chǎn)品培訓模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標準包裝: 50
位數(shù): 14
采樣率(每秒): 200k
數(shù)據(jù)接口: MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 444mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 10-TFSOP,10-MSOP(0.118",3.00mm 寬)
供應商設備封裝: 10-µMAX
包裝: 管件
輸入數(shù)目和類型: 1 個單端,單極
Detailed Description
The MAX1062 includes an input track-and-hold (T/H)
and successive-approximation register (SAR) circuitry
to convert an analog input signal to a digital 14-bit out-
put. Figure 4 shows the MAX1062 in its simplest config-
uration. The serial interface requires only three digital
lines (SCLK, CS, and DOUT) and provides an easy
interface to microprocessors (Ps).
The MAX1062 has two power modes: normal and shut-
down. Driving CS high places the MAX1062 in shut-
down, reducing the supply current to 0.1A (typ), while
pulling CS low places the MAX1062 in normal operating
mode. Falling edges on CS initiate conversions that are
driven by SCLK. The conversion result is available at
DOUT in unipolar serial format. The serial data stream
consists of eight zeros followed by the data bits (MSB
first). Figure 3 shows the interface-timing diagram.
Analog Input
Figure 5 illustrates the input sampling architecture of
the ADC. The voltage applied at REF sets the full-scale
input voltage.
Track-and-Hold (T/H)
In track mode, the analog signal is acquired on the
internal hold capacitor. In hold mode, the T/H switches
open and the capacitive DAC samples the analog
input.
During the acquisition, the analog input (AIN) charges
capacitor CDAC. The acquisition interval ends on the
falling edge of the sixth clock cycle (Figure 6). At this
instant, the T/H switches open. The retained charge on
CDAC represents a sample of the input.
In hold mode, the capacitive digital-to-analog converter
(DAC) adjusts during the remainder of the conversion
cycle to restore node ZERO to zero within the limits of
14-bit resolution. At the end of the conversion, force CS
high and then low to reset the input side of the CDAC
switches back to AIN, and charge CDAC to the input
signal again.
The time required for the T/H to acquire an input signal
is a function of how quickly its input capacitance is
charged. If the input signal’s source impedance is high,
the acquisition time lengthens and more time must be
allowed between conversions. The acquisition time
(tACQ) is the maximum time the device takes to acquire
the signal. Use the following formula to calculate acqui-
sition time:
tACQ = 11(RS + RIN) x 35pF
where RIN = 800, RS = the input signal’s source
impedance, and tACQ is never less than 1.1s. A
source impedance less than 1k
does not significantly
affect the ADC’s performance.
To improve the input signal bandwidth under AC condi-
tions, drive AIN with a wideband buffer (>4MHz) that
can drive the ADC’s input capacitance and settle
quickly.
MAX1062
14-Bit, +5V, 200ksps ADC with 10A Shutdown
_______________________________________________________________________________________
7
Pin Description
PIN
NAME
FUNCTION
1
REF
External Reference Voltage Input. Sets the analog voltage range. Bypass to AGND with a 4.7F
capacitor.
2AVDD
Analog +5V Supply Voltage. Bypass to AGND (pin 3) with a 0.1F capacitor.
3, 9
AGND
Analog Ground. Connect pins 3 and 9 together. Place star ground at pin 3.
4
CS
Active Low Chip Select Input. Forcing
CS high places the MAX1062 in shutdown with a typical
current of 0.1A. A high-to-low transition on
CS activates normal operating mode and initiates a
conversion.
5
SCLK
Serial Clock Input. SCLK drives the conversion process and clocks out data at data rates up to
4.8MHz.
6DOUT
Serial Data Output. Data changes state on SCLK’s falling edge. DOUT is high impedance when
CS
is high.
7
DGND
Digital Ground
8DVDD
Digital Supply Voltage. Bypass to DGND with a 0.1F capacitor.
10
AIN
Analog Input
相關(guān)PDF資料
PDF描述
MAX1066BEUP+ IC ADC 14BIT 165KSPS 20TSSOP
MAX1067BCEE+ IC ADC 14-BIT 200KSPS 16-QSOP
MAX1069BEUD+ IC ADC 14BIT I2C 58KSPS 14-TSSOP
MAX1070CTC+T IC ADC 10BIT 1.5MSPS 12-TQFN
MAX1075CTC+T IC ADC 10BIT 1.8MSPS 12-TQFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX1062AEUB+ 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 5V 14-Bit 200ksp w/10uA Shutdown RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1062AEUB+T 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 5V 14-Bit 200ksp w/10uA Shutdown RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1062AEUB-T 功能描述:模數(shù)轉(zhuǎn)換器 - ADC RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1062BCUB 功能描述:模數(shù)轉(zhuǎn)換器 - ADC RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
MAX1062BCUB+ 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 5V 14-Bit 200ksp w/10uA Shutdown RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32