參數(shù)資料
型號: MAX7391CNTP
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: 時鐘產(chǎn)生/分配
英文描述: 8 MHz, OTHER CLOCK GENERATOR, PDSO8
封裝: MO-187C-AA, MICRO, SOP-8
文件頁數(shù): 10/12頁
文件大?。?/td> 594K
代理商: MAX7391CNTP
MAX7391
Speed-Switching Clock Generator
with Power Fail
_______________________________________________________________________________________
7
Low-Voltage Lockout
The reset output asserts whenever VCC drops below the
reset falling threshold, VTH-. The difference between the
reset rising and falling threshold values is VTH+ - (VTH-).
The nominal hysteresis value is 2% of the reset rising
threshold value. The reset detection circuitry provides
filtering to prevent triggering on negative voltage spikes.
See the Typical Operating Characteristics for a plot of
maximum transient duration without causing a reset
pulse vs. reset comparator overdrive.
Figure 1 shows the reset output (RST/RST) behavior
during power-up and brownout.
Power Fail
The power-fail function provides early warning of a power
failure. The power-fail comparator detects the condition
of either an external voltage or the VCC supply voltage.
Internal (VCC) detection is configured by connecting
PFI to VCC. The internal VCC rising threshold (VITH) is
set at 4.38V. The open-drain PFO asserts low if the VCC
supply voltage drops below the VCC falling threshold
value (VIHYST). The VCC falling threshold is nominally
2% below the VCC rising threshold.
External power-fail detection is selected when the
applied voltage on PFI (VPFI) is less than 0.65 x VCC
(VSEL minimum). When the voltage on PFI is more than
0.85 x VCC (VSEL maximum), the device switches to
internal monitoring. External power-fail detection is nor-
mally used with a resistive divider from the supply
being monitored. See the Typical Application Circuit.
For a 3.3V supply, the voltage on PFI needs to be set
externally and less than 0.65 x VCC (VSEL minimum). To set
the voltage on PFI externally, choose R1 and R2 so that:
See Figure 1 for PFO behavior during power-up and
brownout.
VPFI =
×
+
R
PowerSupply
RR
2
21
5
4
3
2
1
CLK
tRST
VTH+
VITH
VTH-
VCCR
VITH - VIHYST
RST
PFO
CLOCK STARTS ON INTERNAL
POR (VTH+, VCC RISING).
RST RELEASES AFTER THE
RESET TIMEOUT PERIOD.
V
CC
(V)
PFO ASSERTS AS VCC DROPS
BELOW VTH. CLOCK FREQUENCY
REDUCTION SHOWN IS ACHIEVED
BY CONNECTING SPEED TO PFO.
RST CONTINUES TO
ASSERT UNTIL VCCR.
RST ASSERTS ON RESET FALLING
VOLTAGE (VTH-, VCC FALLING).
CLOCK STOPS.
Figure 1. RST/RST and PFO Behavior During Power-Up and Brownout
相關(guān)PDF資料
PDF描述
MAX7391ANRD 4 MHz, OTHER CLOCK GENERATOR, PDSO8
MAX7391BQRD 4 MHz, OTHER CLOCK GENERATOR, PDSO8
MAX7391AMRD 4 MHz, OTHER CLOCK GENERATOR, PDSO8
MAX7391BJRD 4 MHz, OTHER CLOCK GENERATOR, PDSO8
MAX7391CVWB 16 MHz, OTHER CLOCK GENERATOR, PDSO8
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX7391CSAC 功能描述:時鐘發(fā)生器及支持產(chǎn)品 RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MAX7391CSRD 功能描述:時鐘發(fā)生器及支持產(chǎn)品 RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MAX7391CSRD-T 制造商:Maxim Integrated Products 功能描述:SPEED-SWITCHING CLOCK GENERATOR WIT - Tape and Reel
MAX7391CSTP 功能描述:時鐘發(fā)生器及支持產(chǎn)品 RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MAX7391CSTP-T 制造商:Maxim Integrated Products 功能描述:SPEED-SWITCHING CLOCK GENERATOR WIT - Tape and Reel