![](http://datasheet.mmic.net.cn/390000/MAX847EEI_datasheet_16819234/MAX847EEI_5.png)
M
1-Cell, S tep-Up
Two-Way Pager S ystem IC
_______________________________________________________________________________________
5
ELECTRICAL CHARACTERISTICS (continued)
(OUT = 3.0V, BATT = 1.2V, NICD = 3.6V, T
A
= -40°C to +85°C, unless otherwise noted. Typical values are at T
A
= +25°C.) (Note 1)
CONDITIONS
mV
nA
1
2
4
CH2 Input Hysteresis (Note 15)
CH0 Input Current
UNITS
MIN
TYP
MAX
PARAMETER
CH0 = 0.2V to 1.27V
-100
100
10mV overdrive
μs
0.6
1.0
CH Comparator Response Time
(Note 15)
Note 1:
Note 2:
Specifications to -40°C are guaranteed by design, not production tested.
This is not a tested parameter, since the IC is powered from OUT, not BATT. The only limitation in the BATT range is the
inability to generate more than 5 times, or less than 1.15 times the BATT voltage at OUT. This is due to PWM controller
duty-cycle limitations in Run Mode.
Minimum start-up voltage is tested by determining when the LX pins can draw at least 50mA for 1μs (min) at a 50kHz (min)
repetition rate. This guarantees that the IC will deliver at least 200μA at the OUT pin.
This supply current is drawn from the OUT pin. Current drain from the battery depends on voltages at BATT and OUT and
on the DC-to-DC converter’s efficiency.
Current into BATT pin in addition to the supply current at OUT. This current is roughly constant from Coast to Run Mode.
Current into NICD pin when NICD isn’t being charged and isn’t regulating OUT.
Current into NICD pin when NICD is regulating OUT. Doesn’t include current drawn from OUT by the rest of the circuit.
Measured by setting the OUT regulation point to 2.8V and holding OUT at 3.0V.
Current into NICD pin when BATT and OUT are both at 0V. This test guarantees that NICD won’t draw significant current
when the main battery is removed and backup is not activated.
Serial-interface timing specifications are not tested and are provided for design guidance only. Serial-interface functionali-
ty is tested by clocking data in at 5MHz with a 50% duty-cycle clock and checking for proper operation. With OUT set
below 2.5V, the serial-interface clock frequency should be reduced to 1MHz to ensure proper operation.
Note 10:
This specification is not directly tested but is guaranteed by correlation to LX on-resistance and current-limit tests.
Note 11:
Measured by using the internal feedback network and Coast-Mode error comparator to regulate OUT. Doesn’t include
ripple voltage due to inductor currents.
Note 12:
Measured by using the internal feedback network and Run-Mode error comparator to regulate OUT. Doesn’t include ripple
voltage due to inductor currents.
Note 13:
Uses the OUT measurement techniques described for the OUT Error, Coast Mode, and OUT Error Run Mode specifications.
Note 14:
PLL acquisition characteristics depend on the impedance at the FILT pin. The specification is not tested and is provided
for design guidance only.
Note 15:
The limits in this specification are not guaranteed and are provided for design guidance only.
Note 3:
Note 4:
Note 5:
Note 6:
Note 7:
Note 8:
Note 9:
__________________________________________Typic al Operating Charac teristic s
(Circuit of Figure 2, T
A
= +25°C, unless otherwise noted.)
100
40
1
1000
EFFICIENCY vs. LOAD CURRENT
(RUN MODE, V
OUT
= 3.0V)
60
50
80
90
70
M
LOAD CURRENT (mA)
E
10
100
V
IN
= 2.0V
V
IN
= 1.5V
V
IN
= 0.8V
V
IN
= 1.0V
V
IN
= 1.2V
EFFICIENCY vs. LOAD CURRENT
(COAST MODE, V
OUT
= 3.0V)
M
LOAD CURRENT (mA)
E
100
1000
40
50
60
80
70
90
100
0.1
1
10
V
IN
= 2.0V
V
IN
= 0.8V
V
IN
= 1.0V
V
IN
= 1.2V
V
IN
= 1.5V
EFFICIENCY vs. LOAD CURRENT
(COAST MODE, V
OUT
= 2.4V)
M
LOAD CURRENT (mA)
E
100
1000
40
50
60
80
70
90
100
0.1
1
10
V
IN
= 2.0V
V
IN
= 0.8V
V
IN
= 1.0V
V
IN
= 1.2V
V
IN
= 1.5V