MC100E210
http://onsemi.com
4
AC CHARACTERISTICS VCCx= 5.0 V; VEE= 0.0 V or VCCx= 0.0 V; VEE= 5.0 V (Note 7) 40°C
25°C
85°C
Symbol
Characteristic
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
fMAX
Maximum Toggle Frequency
700
MHz
tPLH
tPHL
Propagation Delay to Output
IN (differential) (Note
8)IN (singleended) (Note
9)475
400
675
700
500
450
700
750
500
450
700
750
ps
tskew
WithinDevice Skew
Qa to Qb
Qa to Qa,Qb to Qb
ParttoPart Skew (Differential) (Note
10)50
75
200
50
30
75
50
200
50
30
75
50
200
ps
tJITTER
Random Clock Jitter (RMS)
< 1
ps
VPP
Input Voltage Swing (Differential Configuration)
500
mV
tr / tf
Output Rise/Fall Time (20%80%)
200
600
200
600
200
600
ps
7. VEE can vary 0.46 V / +0.8 V.
8. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the
differential output signals.
9. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal.
10.The withindevice skew is defined as the worst case difference between any two similar delay paths within a single device.
11. VPP(min) is defined as the minimum input differential voltage which will cause no increase in the propagation delay. The VPP(min) is AC limited
for the E210 as a differential input as low as 50 mV will still produce full ECL levels at the output.
Figure 1. Typical Termination for Output Driver and Device Evaluation
(See Application Note AND8020 Termination of ECL Logic Devices.)
W
Driver
Device
Receiver
Device
QD
50
W
50
V TT
Q
D
VTT = VCC 2.0 V
Resource Reference of Application Notes
AN1404
ECLinPS Circuit Performance at NonStandard VIH Levels
AN1405
ECL Clock Distribution Techniques
AN1406
Designing with PECL (ECL at +5.0 V)
AN1503
ECLinPS I/O SPICE Modeling Kit
AN1504
Metastability and the ECLinPS Family
AN1568
Interfacing Between LVDS and ECL
AN1596
ECLinPS Lite Translator ELT Family SPICE I/O Model Kit
AN1650
Using WireOR Ties in ECLinPS Designs
AN1672
The ECL Translator Guide
AND8001
Odd Number Counters Design
AND8002
Marking and Date Codes
AND8020
Termination of ECL Logic Devices