參數(shù)資料
型號: MC145484DT
廠商: Freescale Semiconductor
文件頁數(shù): 28/28頁
文件大?。?/td> 0K
描述: IC PCM CODEC-FILTER 5V 20-TSSOP
標準包裝: 75
類型: PCM 編解碼器/濾波器
數(shù)據(jù)接口: PCM 音頻接口
分辨率(位): 13 b
ADC / DAC 數(shù)量: 1 / 1
三角積分調(diào)變:
電壓 - 電源,數(shù)字: 4.5 V ~ 5.5 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 20-TSSOP
包裝: 管件
MC145484
MOTOROLA
9
FSR pin controls whether the B1 channel or the B2 channel
is used for both transmit and receive PCM data word trans-
fers. When the FSR pin is low, the transmit and receive PCM
words are transferred in the B1 channel, and for FSR high
the B2 channel is selected. The start of the B2 channel is ten
IDL CLK cycles after the start of the B1 channel.
The IDL SYNC (FST, Pin 14) is the input for the IDL frame
synchronization signal. The signal at this pin is nominally
high for one cycle of the IDL Clock signal and is rising edge
aligned with the IDL Clock signal. (Refer to Figure 4 and the
IDL Timing specifications for more details.) This event identi-
fies the beginning of the IDL frame. The frequency of the IDL
Sync signal is 8 kHz. The rising edge of the IDL SYNC (FST)
should be aligned approximately with the rising edge of
MCLK. MCLK must be one of the clock frequencies specified
in the Digital Switching Characteristics table, and is typically
tied to IDL CLK (BCLKT).
The IDL CLK (BCLKT, Pin 12) is the input for the PCM
data clock. All IDL PCM transfers and data control sequenc-
ing are controlled by this clock following the IDL SYNC. This
pin accepts an IDL data clock frequency of 256 kHz to
4.096 MHz.
The IDL TX (DT, Pin 13) is the output for the transmit PCM
data word. Data bits are output for the B1 channel on se-
quential rising edges of the IDL CLK signal beginning after
the IDL SYNC pulse. If the B2 channel is selected, then the
PCM word transfer starts on the eleventh IDL CLK rising
edge after the IDL SYNC pulse. The IDL TX pin will remain
low impedance for the duration of the PCM word until the
LSB after the falling edge of IDL CLK. The IDL TX pin will re-
main in a high impedance state when not outputting PCM
data or when a valid IDL Sync signal is missing.
The IDL RX (DR, Pin 8) is the input for the receive PCM
data word. Data bits are input for the B1 channel on sequen-
tial falling edges of the IDL CLK signal beginning after the
IDL SYNC pulse. If the B2 channel is selected, then the PCM
word is latched in starting on the eleventh IDL CLK falling
edge after the IDL SYNC pulse.
General Circuit Interface (GCI)
The General Circuit Interface (GCI) is the second of two
standard synchronous 2B+D ISDN timing interface modes
with which this device is compatible. In the GCI mode, the
device can communicate in either of the two 64 kbps B–
channels. (Refer to Figure 2d for sample timing.) The GCI
mode is selected when the BCLKR pin is held low for two or
more FST (FSC) rising edges. The digital pins that control
the transmit and receive PCM word transfers are repro-
grammed to accommodate this mode. The pins affected are
FST, FSR, BCLKT, DT, and DR. The GCI Interface consists
of four pins: FSC (FST), DCL (BCLKT), Dout (DT), and Din
(DR). The GCI interface mode provides access to both the
transmit and receive PCM data words with common control
clocks of FSC (frame synchronization clock) and DCL (data
clock). In this mode, the FSR pin controls whether the B1
channel or the B2 channel is used for both transmit and re-
ceive PCM data word transfers. When the FSR pin is low, the
transmit and receive PCM words are transferred in the B1
channel, and for FSR high the B2 channel is selected. The
start of the B2 channel is 16 DCL cycles after the start of the
B1 channel.
The FSC (FST, Pin 14) is the input for the GCI frame syn-
chronization signal. The signal at this pin is nominally rising
edge aligned with the DCL clock signal. (Refer to Figure 6
and the GCI Timing specifications for more details.) This
event identifies the beginning of the GCI frame. The frequen-
cy of the FSC synchronization signal is 8 kHz. The rising
edge of the FSC (FST) should be aligned approximately with
the rising edge of MCLK. MCLK must be one of the clock fre-
quencies specified in the Digital Switching Characteristics
table, and is typically tied to DCL (BCLKT).
The DCL (BCLKT, Pin 12) is the input for the clock that
controls the PCM data transfers. The clock applied at the
DCL input is twice the actual PCM data rate. The GCI frame
begins with the logical AND of the FSC with the DCL. This
event initiates the PCM data word transfers for both transmit
and receive. This pin accepts a GCI data clock frequency of
512 kHz to 6.176 MHz for PCM data rates of 256 kHz to
3.088 MHz.
The GCI Dout (DT, Pin 13) is the output for the transmit
PCM data word. Data bits are output for the B1 channel on
alternate rising edges of the DCL clock signal, beginning with
the FSC pulse. If the B2 channel is selected, then the PCM
word transfer starts on the seventeenth DCL rising edge after
the FSC rising edge. The Dout pin will remain low impedance
for 15–1/2 DCL clock cycles. The Dout pin becomes high
impedance after the second falling edge of the DCL clock
during the LSB of the PCM word. The Dout pin will remain in
a high–impedance state when not outputting PCM data or
when a valid FSC signal is missing.
The Din (DR, Pin 8) is the input for the receive PCM data
word. Data bits are latched in for the B1 channel on alternate
rising edges of the DCL clock signal, beginning with the se-
cond DCL clock after the rising edge of the FSC pulse. If the
B2 channel is selected then the PCM word is latched in start-
ing on the eighteenth DCL rising edge after the FSC rising
edge.
PRINTED CIRCUIT BOARD LAYOUT
CONSIDERATIONS
The MC145484 is manufactured using high–speed CMOS
VLSI technology to implement the complex analog signal
processing functions of a PCM Codec–Filter. The fully–differ-
ential analog circuit design techniques used for this device
result in superior performance for the switched capacitor fil-
ters, the analog–to–digital converter (ADC) and the digital–
to–analog converter (DAC). Special attention was given to
the design of this device to reduce the sensitivities of noise,
including power supply rejection and susceptibility to radio
frequency noise. This special attention to design includes a
fifth order low–pass filter, followed by a third order high–pass
filter whose output is converted to a digital signal with greater
than 75 dB of dynamic range, all operating on a single 5 V
power supply. This results in an LSB size for small audio sig-
nals of about 386
V. The typical idle channel noise level of
this device is less than one LSB. In addition to the dynamic
range of the codec–filter function of this device, the input
gain–setting op amp has the capability of greater than 35 dB
of gain intended for an electret microphone interface.
This device was designed for ease of implementation, but
due to the large dynamic range and the noisy nature of
the environment for this device (digital switches, radio
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關(guān)PDF資料
PDF描述
SPC5567MVZ132 MCU 2MB FLASH 132MHZ 324-PBGA
MC145483FC IC PCM CODFIL 3V 13BIT LIN 32QFN
MC145483DT IC PCM COD-FILT 3V 13BIT 20TSSOP
MC145481DT IC PCM CODEC-FILTER 3V 20-TSSOP
MPC5566MZP144 IC MCU 32BIT 3MB FLASH 416PBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC145484DW 功能描述:IC 5V PCM CODEC-FILTER 20-SOIC W RoHS:否 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標準包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標準 ADC / DAC (db):81.5 / 88 動態(tài)范圍,標準 ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
MC145484EG 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC145484EJ 功能描述:IC CODEC-FILTER PCM 5V 20-TSSOP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標準包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標準 ADC / DAC (db):81.5 / 88 動態(tài)范圍,標準 ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
MC145484EN 功能描述:IC CODEC-FILTER PCM 5V 20-SSOP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標準包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標準 ADC / DAC (db):81.5 / 88 動態(tài)范圍,標準 ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
MC145484ENR2 功能描述:IC CODEC-FILTER PCM 5V 20-SSOP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標準包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標準 ADC / DAC (db):81.5 / 88 動態(tài)范圍,標準 ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)