參數(shù)資料
型號: MC68HC11A8BCP2
廠商: MOTOROLA INC
元件分類: 微控制器/微處理器
英文描述: HCMOS Single-Chip Microcontroller
中文描述: 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PDIP48
封裝: DIP-48
文件頁數(shù): 73/158頁
文件大小: 776K
代理商: MC68HC11A8BCP2
MC68HC11A8
TECHNICAL DATA
PROGRAMMABLE TIMER, RTI, AND PULSE ACCUMULATOR
MOTOROLA
8-3
8
Register OC1M is used to specify the bits of port A (I/O and timer port) which are to be
affected as a result of a successful OC1 compare. Register OC1D is used to specify
the data which is to be stored to the affected bits of port A as the result of a successful
OC1 compare. If an OC1 compare and another output compare occur during the same
E cycle and both attempt to alter the same port A line, the OC1 compare prevails.
This function allows control of multiple l/O pins automatically with a single output com-
pare.
Another intended use for the special l/O pin control on output compare 1 is to allow
more than one output compare to control a single l/O pin. This allows pulses as short
as one E clock cycle to be generated.
8.1.5 Timer Compare Force Register (CFORC)
The timer compare force register is used to force early output compare actions. The
CFORC register is an 8-bit write-only register. Reads of this location have no meaning
and always return logic zeros. Note that the compare force function is not generally
recommended for use with the output toggle function because a normal compare oc-
curring immediately before or after the force may result in undesirable operation.
FOC1-FOC5 — Force Output Compare x Action
0 = Has no meaning
1 = Causes action programmed for output compare x, except the OCxF flag bit is
not set.
Bits 2-0 — Not Implemented
These bits always read zero.
8.1.6 Output Compare 1 Mask Register (OC1M)
This register is used in conjunction with output compare 1 to specify the bits of port A
which are affected as a result of a successful OC1 compare.
The bits of the OC1M register correspond bit-for-bit with the lines of port A (lines 7
through 3 only). For each bit that is affected by the successful compare, the corre-
sponding bit in OC1M should be set to one.
7
6
5
4
3
2
0
0
1
0
0
0
0
0
$
1
00B
RESET
FOC1
0
FOC2
0
FOC3
0
FOC4
0
FOC5
0
CFORC
7
6
5
4
3
2
0
0
1
0
0
0
0
0
$
1
00C
RESET
OC1M7
0
OC1M6
0
OC1M5
0
OC1M4
0
OC1M3
0
OC1M
相關(guān)PDF資料
PDF描述
MC68HC11A8BMP2 HCMOS Single-Chip Microcontroller
MC68HC11A8BVP2 HCMOS Single-Chip Microcontroller
MC68HC11A1CFN2 HCMOS Single-Chip Microcontroller
MC68HCP11A1CFN2 HCMOS Single-Chip Microcontroller
MC68HCP11A1CFN3 HCMOS Single-Chip Microcontroller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC11A8BMP2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller
MC68HC11A8BVP2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller
MC68HC11A8FN 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:8-Bit Microcontrollers
MC68HC11A8FN1 制造商:Motorola Inc 功能描述:
MC68HC11A8MCFN2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller