參數(shù)資料
型號(hào): MC88LV926DW
廠商: MOTOROLA INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: LOW SKEW CMOS PLL 68060 CLOCK DRIVER
中文描述: LVCMOS/LVTTL SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PDSO20
封裝: PLASTIC, SOIC-20
文件頁(yè)數(shù): 2/10頁(yè)
文件大?。?/td> 108K
代理商: MC88LV926DW
MC88LV926
MOTOROLA
TIMING SOLUTIONS
BR1333 — REV 5
2
19
20
18
17
16
15
14
13
12
11
2
1
3
4
5
6
7
8
9
10
Pinout: 20–Lead Wide SOIC Package
(Top View)
GND
Q3
2X_Q
VCC
QCLKEN
MR
VCC
RST_IN
Q2
VCC(AN)
GND
RC1
RST_OUT(LOCK)
GND(AN)
PLL_EN
SYNC
Q1
GND
VCC
Q0
Description of the RST_IN/RST_OUT(LOCK) Functionality
(continued)
After the system start–up is complete and the 88LV926 is
phase–locked to the SYNC input signal (RST_OUT high), the
processor reset functionality can be utilized. When the
RST_IN pin is toggled low (min. pulse width=10nS),
RST_OUT(LOCK) will go to the low state and remain there
for 1024 cycles of the ‘Q’ output frequency (512 SYNC
cycles). During the time in which the RST_OUT(LOCK) is
actively pulled low, all the 88LV926 clock outputs will
continue operating correctly and in a locked condition to the
SYNC input (clock signals to the 68030/040/060 family of
processors must continue while the processor is in reset). A
propagation delay after the 1024th cycle RST_OUT(LOCK)
goes back to the high impedance state to be pulled high by
the resistor.
Power Supply Ramp Rate Restriction for Correct 030/040
Processor Reset Operation During System Start–up
Because the RST_OUT(LOCK) pin is an indicator of
phase–lock to the reference source, some constraints must
be placed on the power supply ramp rate to make sure the
RST_OUT(LOCK) signal holds the processor in reset during
system start–up (power–up). With the recommended loop
filter values (see Figure 6.) the lock time is approximately
10ms. The phase–lock loop will begin attempting to lock to a
reference source (if it is present) when VCC reaches 2V. If
the VCC ramp rate is significantly slower than 10ms, then the
PLL could lock to the reference source, causing
RST_OUT(LOCK) to go high before the 88LV926 and
’030/040 processor is fully powered up, violating the
processor reset specification. Therefore, if it is necessary for
the RST_IN pin to be held high during power–up, the VCC
ramp rate must be less than 10mS for proper 68030/040/060
reset operation.
This ramp rate restriction can be ignored if the RST_IN pin
can be held low during system start–up (which holds
RST_OUT low). The RST_OUT(LOCK) pin will then be
pulled back high 1024 cycles after the RST_IN pin goes high.
CAPACITANCE AND POWER SPECIFICATIONS
Symbol
Parameter
Value Typ
Unit
Test Conditions
CIN
Input Capacitance
4.5*
pF
VCC = 5.0V
CPD
Power Dissipation Capacitance
40*
pF
VCC = 5.0V
PD1
Power Dissipation at 33MHz With 50
Thevenin Termination
15mW/Output*
90mW/Device
mW
VCC = 5.0V
T = 25
°
C
PD2
Power Dissipation at 33MHz With 50
Parallel Termination to GND
37.5mW/Output*
225mW/Device
mW
VCC = 5.0V
T = 25
°
C
* Value at VCC = 3.3V TBD.
相關(guān)PDF資料
PDF描述
MC88PL117 CMOS PLL CLOCK DRIVER
MC88PL117FN CMOS PLL CLOCK DRIVER
MC8T13 DUAL LINE DRIVERS SILICON MONOLITHIC INTEGRATED CIRCUIT
MC8T23 DUAL LINE DRIVERS SILICON MONOLITHIC INTEGRATED CIRCUIT
MC8T14 TRIPLE LINE RECEIVERS WITH HYSTERESIS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC88LV926DWR2 功能描述:IC DRIVER CLK PLL 66MHZ 20-SOIC RoHS:否 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類(lèi)型:時(shí)鐘緩沖器/驅(qū)動(dòng)器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱(chēng):93786AFT
MC88LV926EG 功能描述:IC PLL CLOCK DRIVER 20-SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類(lèi)型:時(shí)鐘緩沖器/驅(qū)動(dòng)器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱(chēng):93786AFT
MC88LV926EGR2 功能描述:IC PLL CLOCK DRIVER 20-SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類(lèi)型:時(shí)鐘緩沖器/驅(qū)動(dòng)器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱(chēng):93786AFT
MC88PL117 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:CMOS PLL CLOCK DRIVER
MC88PL117FN 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:CMOS PLL CLOCK DRIVER