參數(shù)資料
型號: MK1714-01RLFTR
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 4/9頁
文件大小: 0K
描述: IC CLK MULT SPRD SPECTRUM 20QSOP
標準包裝: 2,500
類型: 時鐘乘法器
PLL: 帶旁路
輸入: 時鐘,晶體
輸出: CMOS
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 無/無
頻率 - 最大: 200MHz
除法器/乘法器: 無/是
電源電壓: 3 V ~ 5.5 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 20-SSOP(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 20-QSOP
包裝: 帶卷 (TR)
MK1714-01
SPREAD SPECTRUM MULTIPLIER CLOCK
SSCG
IDT SPREAD SPECTRUM MULTIPLIER CLOCK
4
MK1714-01
REV L 051310
External Components
The MK1714-01 requires a minimum number of external
components for proper operation.
Decoupling Capacitor
A decoupling capacitor of 0.01F must be connected
between VDD and GND, as close to these pins as possible.
For optimum device performance, the decoupling capacitor
should be mounted on the component side of the PCB.
Avoid the use of vias in the decoupling circuit.
Series Termination Resistor
When the PCB trace between the clock outputs and the
loads are over 1 inch, series termination should be used. To
series terminate a 50
trace (a commonly used trace
impedance) place a 33
resistor in series with the clock line,
as close to the clock output pin as possible. The nominal
impedance of the clock output is 20
.
Crystal Tuning Load Capacitors
Crystal Load Capacitors
The device crystal connections should include pads for
small capacitors from X1 to ground and from X2 to ground.
These capacitors are used to adjust the stray capacitance of
the board to match the nominally required crystal load
capacitance. Because load capacitance can only be
increased in this trimming process, it is important to keep
stray capacitance to a minimum by using very short PCB
traces (and no vias) between the crystal and device. Crystal
capacitors must be connected from each of the pins X1 and
X2 to ground.
The value (in pF) of these crystal caps should equal
(CL-6)*2. In this equation, CL= crystal load capacitance in
pF. Example: For a crystal with a 16 pF load capacitance,
each crystal capacitor would be
[16 - 6]*2 = 20pF.
If the output frequency is not critical, external load
capacitors are not necessary.
PCB Layout Recommendations
For optimum device performance and lowest output phase
noise, the following guidelines should be observed.
1) The 0.01F decoupling capacitor should be mounted on
the component side of the board as close to the VDD pin as
possible. No vias should be used between decoupling
capacitor and VDD pin. The PCB trace to VDD pin should
be kept as short as possible, as should the PCB trace to the
ground via. Distance of the ferrite bead and bulk decoupling
from the device is less critical.
2) The external crystal should be mounted just next to the
device with short traces. The X1 and X2 traces should not
be routed next to each other with minimum spaces, instead
they should be separated and away from other traces.
3) To minimize EMI the 33
series termination resistor, if
needed, should be placed close to the clock output.
4) An optimum layout is one with all components on the
same side of the board, minimizing vias through other signal
layers (the ferrite bead and bulk decoupling capacitor can be
mounted on the back). Other signal traces should be routed
away from the MK1714-01. This includes signal traces just
underneath the device, or on layers adjacent to the ground
plane layer used by the device.
Powerup Considerations
To insure proper operation of the spread spectrum
generation circuit, some precautions must be taken in the
implementation of the MK1714-01.
1) An input signal should not be applied to X1 until VDD is
stable (within 10% of its final value). This requirement can
be easily met by operating the MK1714-01 and the X1
source from the same power supply. This requirement is not
applicable if a crystal is used.
2) LEE should not be enabled (taken high) until after the
power supplies and input clock are stable. This requirement
can be met by direct control of LEE by system logic; for
example, a “power good” signal. Another solution is to leave
LEE unconnected but place a 0.01
F capacitor to ground.
The pull-up resistor on LEE will charge the capacitor and
provide approximately a 700
s delay until spread spectrum
is enabled.
3) If the input frequency is changed during operation,
disable spread spectrum until the input clock stabilizes at
the new frequency.
相關(guān)PDF資料
PDF描述
VI-JWL-MZ-F4 CONVERTER MOD DC/DC 28V 25W
VE-22T-MW-F2 CONVERTER MOD DC/DC 6.5V 100W
PI3C3125QEX IC 4-BIT BUS SW 2-PORT 16-QSOP
VE-22T-MW-F1 CONVERTER MOD DC/DC 6.5V 100W
ICS251PM IC CLK SYNTHESIZER FP SGL 8-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MK1714-01RTR 功能描述:IC CLK MULT SPRD SPECTRUM 20QSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MK1714-02 制造商:ICS 制造商全稱:ICS 功能描述:Spread Spectrum Multiplier Clock
MK1714-02R 功能描述:IC CLK MULT SPRD SPECTRUM 20QSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MK1714-02RI 功能描述:IC CLK MULT SPRD SPECTRUM 20QSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MK1714-02RILF 功能描述:時鐘發(fā)生器及支持產(chǎn)品 SPREAD SPECTRUM MULTIPLIER CLOCK RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-56