參數(shù)資料
型號(hào): MPC92429FA
廠商: MOTOROLA INC
元件分類: XO, clock
英文描述: 400 MHz Low Voltage PECL Clock Synthesizer
中文描述: 400 MHz, OTHER CLOCK GENERATOR, PQFP32
封裝: LQFP-32
文件頁(yè)數(shù): 1/12頁(yè)
文件大?。?/td> 216K
代理商: MPC92429FA
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order Number: MPC92429/D
Rev 0, 09/2003
Motorola, Inc. 2003
400 MHz Low Voltage PECL
Clock Synthesizer
The MPC92429 is a 3.3V compatible, PLL based clock synthesizer
targeted for high performance clock generation in mid-range to
high-performance telecom, networking and computing applications. With
output frequencies from 25 MHz to 400 MHz and the support ofdifferential
PECL output signals the device meets the needs of the most demanding
clock applications.
Features
25 MHz to 400 MHz synthesized clock output signal
Differential PECL output
LVCMOS compatible control inputs
On-chip crystal oscillator for reference frequency generation
3.3V power supply
Fully integrated PLL
Minimal frequency overshoot
Serial 3-wire programming interface
Parallel programming interface for power-up
32 lead LQFP and 28 PLCC packaging
SiGe Technology
Ambient temperature range 0
°
C to +70
°
C
Pin and function compatible to the MC12429 and MPC9229
Functional Description
The internal crystal oscillator uses the external quartz crystal as the
basis of its frequency reference. The frequency of the internal crystal
oscillator is divided by 16 and then multiplied by the PLL. The VCO within
the PLL operates over a range of 200 to 400 MHz. Its output is scaled by a
divider that is configured by either the serial or parallel interfaces. The
crystal oscillator frequency f
XTAL
,the PLL feedback-divider Mand the PLL
post-divider N determine the output frequency.
The feedback path of the PLL is internal. The PLL adjusts the VCO output frequency to be
M times the reference frequency by
adjusting the VCO control voltage. Note that for some values of M (either too high or too low) the PLL will not achieve phase lock.
The PLL will be stable if the VCO frequency is within the specified VCO frequency range (200 to 400 MHz). The M-value must be
programmed by the serial or parallel interface.
The PLL post-divider N is configured through either the serial or the parallel interfaces, and can provide one of four division
ratios (1, 2, 4, or 8). This divider extends performance of the part while providing a 50% duty cycle. The output driver is driven
differentially from the output divider, and is capable of driving a pair of transmission lines terminated 50
to V
CC
– 2.0V. The
positive supply voltage for the internal PLL is separated from the power supply for the core logic and output drivers to minimize
noise induced jitter.
The configuration logic has two sections: serial and parallel. The parallel interface uses the values at the M[8:0] and N[1:0]
inputs to configure the internal counters. It is recommended on system reset to hold the P_LOAD input LOWuntil powerbecomes
valid. On the LOW–to–HIGH transition of P_LOAD, the parallel inputs are captured. The parallel interface has priority over the
serial interface. Internal pullup resistors are provided on the M[8:0] and N[1:0] inputs prevent the LVCMOS compatible control
inputs from floating.
The serial interface centers on a fourteen bit shift register. The shift register shifts once per rising edge of the S_CLOCK input.
The serial input S_DATA must meet setup and hold timing as specified in the AC Characteristics section of this document. The
configuration latches will capture the value of the shift register on the HIGH–to–LOW edge of the S_LOAD input. See the
programming section for more information. The TEST output reflects various internal node values, and is controlled by the T[2:0]
bits in the serial data stream. In order to minimize the PLL jitter, it is recommended to avoid active signal on the TEST output.
FA SUFFIX
32 LEAD LQFP PACKAGE
CASE 873A
MPC92429
400 MHZ LOW VOLTAGE
CLOCK SYNTHESIZER
FN SUFFIX
28--LEAD PLCC PACKAGE
CASE 776
相關(guān)PDF資料
PDF描述
MPC92429FN 400 MHz Low Voltage PECL Clock Synthesizer
MPC9330 3.3V / 2.5V 1:6 LVCMOS PLL CLOCK GENERATOR
MPC962305 Low-Cost 3.3 V Zero Delay Buffer
MPC962305DT-1HR2 Low-Cost 3.3 V Zero Delay Buffer
MPC962309DT-1HR2 Low-Cost 3.3 V Zero Delay Buffer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC92429FN 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:400 MHz Low Voltage PECL Clock Synthesizer
MPC92432 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:1360 MHz Dual Output LVPECL Clock Synthesizer
MPC92432AE 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 FSL 1360MHz Dual Out put LVPECL Clock Syn RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC92432AER2 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 FSL 1360MHz Dual Out put LVPECL Clock Syn RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC92432FA 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:1360 MHz Dual Output LVPECL Clock Synthesizer