參數(shù)資料
型號: MPC9351ACR2
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 9/14頁
文件大小: 0K
描述: IC PLL CLOCK DRIVER LV 32-LQFP
標(biāo)準(zhǔn)包裝: 2,000
類型: PLL 時鐘發(fā)生器
PLL: 帶旁路
輸入: LVCMOS,LVPECL
輸出: LVCMOS
電路數(shù): 1
比率 - 輸入:輸出: 2:9
差分 - 輸入:輸出: 是/無
頻率 - 最大: 200MHz
除法器/乘法器: 是/無
電源電壓: 2.375 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-LQFP
供應(yīng)商設(shè)備封裝: 32-TQFP(7x7)
包裝: 帶卷 (TR)
MPC9351 REVISION 6 JANUARY 31, 2013
4
2013 Integrated Device Technology, Inc.
MPC9351 Data Sheet
LOW VOLTAGE PLL CLOCK DRIVER
Table 4. General Specifications
Symbol
Characteristics
Min
Typ
Max
Unit
Condition
VTT
Output Termination Voltage
VCC 2
V
MM
ESD (Machine Model)
200
V
HBM
ESD (Human Body Model)
2000
V
LU
Latch-Up
200
mA
CPD
Power Dissipation Capacitance
10
pF
Per output
CIN
Input Capacitance
4.0
pF
Inputs
Table 5. DC Characteristics (VCC = 3.3 V 5%, TA = -40° to 85°C)
Symbol
Characteristics
Min
Typ
Max
Unit
Condition
VIH
Input High Voltage
2.0
VCC + 0.3
V
LVCMOS
VIL
Input Low Voltage
0.8
V
LVCMOS
VPP
Peak-to-Peak Input Voltage PCLK, PCLK
250
mV
LVPECL
VCMR(1)
1. VCMR (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the VCMR range
and the input swing lies within the VPP (DC) specification.
Common Mode Range
PCLK, PCLK
1.0
VCC – 0.6
V
LVPECL
VOH
Output High Voltage
2.4
V
IOH = –24 mA(2)
2. The MPC9351 is capable of driving 50
transmission lines on the incident edge. Each output drives one 50 parallel terminated
transmission line to a termination voltage of VTT. Alternatively, the device drives up to two 50 series terminated transmission lines.
VOL
Output Low Voltage
0.55
0.30
V
IOL = 24 mA
IOL = 12 mA
ZOUT
Output Impedance
14 –17
IIN
Input Leakage Current
200
A
VIN = VCC or GND
ICCA
Maximum PLL Supply Current
3.0
5.0
mA
VCCA Pin
ICCQ
Maximum Quiescent Supply Current
1.0
mA
All VCC Pins
Table 6. AC Characteristics (VCC = 3.3 V 5%, TA = -40° to 85°C)(1)
Symbol
Characteristics
Min
Typ
Max
Unit
Condition
fref
Input Frequency
2 feedback
4 feedback
8 feedback
Static test mode
100
50
25
0
200
100
50
300
MHz
PLL_EN = 1
PLL_EN = 0
fVCO
VCO Frequency
200
400
MHz
fMAX
Maximum Output Frequency
2 output
4 output
8 output
100
50
25
200
100
50
MHz
frefDC
Reference Input Duty Cycle
25
75
%
VPP
Peak-to-Peak Input Voltage PCLK, PCLK
500
1000
mV
LVPECL
VCMR(2)
Common Mode Range
PCLK, PCLK
1.2
VCC – 0.9
V
LVPECL
tr, tf
TCLK Input Rise/Fall Time
1.0
ns
0.8 to 2.0V
t()
Propagation Delay (static phase offset)
TCLK to EXT_FB
PCLK to EXT_FB
–50
+25
+150
+325
ps
PLL locked
相關(guān)PDF資料
PDF描述
IDT23S09E-1HPGGI8 IC CLK BUFFER ZD HI DRV 16-TSSOP
IDT23S09E-1HDCGI8 IC CLK BUFFER ZD HI DRV 16-SOIC
IDT23S09E-1DCGI8 IC CLK BUFFER ZD STD DRV 16-SOIC
VE-B3B-MV-F2 CONVERTER MOD DC/DC 95V 150W
SL28PCIE26ALCT IC CLOCK PCIE GEN3/2 32QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC9351D 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Low Voltage PLL Clock Driver
MPC9351FA 功能描述:時鐘驅(qū)動器及分配 2.5 3.3V 200MHz Clock Generator RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC9351FAR2 功能描述:IC PLL CLOCK DRIVER LV 32-LQFP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
MPC9352 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:3.3V / 2.5V 1:11 LVCMOS ZERO DELAY CLOCK GENERATOR
MPC9352AC 功能描述:鎖相環(huán) - PLL 3.3V 240MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray