![](http://datasheet.mmic.net.cn/90000/MC80C32E-12-883-D_datasheet_2371307/MC80C32E-12-883-D_157.png)
157
8272E–AVR–04/2013
ATmega164A/PA/324A/PA/644A/PA/1284/P
17.11 Register description
17.11.1
TCCR2A – Timer/Counter Control Register A
Bits 7:6 – COM2A1:0: Compare Match Output A Mode
These bits control the Output Compare pin (OC2A) behavior. If one or both of the COM2A1:0
bits are set, the OC2A output overrides the normal port functionality of the I/O pin it is connected
to. However, note that the Data Direction Register (DDR) bit corresponding to the OC2A pin
must be set in order to enable the output driver.
When OC2A is connected to the pin, the function of the COM2A1:0 bits depends on the
WGM22:0 bit setting.
Table 17-2 shows the COM2A1:0 bit functionality when the WGM22:0 bits
are set to a normal or CTC mode (non-PWM).
Table 17-3 shows the COM2A1:0 bit functionality when the WGM21:0 bits are set to fast PWM
mode.
Note:
1. A special case occurs when OCR2A equals TOP and COM2A1 is set. In this case, the Com-
Bit
7
6
5
4
3
210
COM2A1
COM2A0
COM2B1
COM2B0
–
WGM21
WGM20
TCCR2A
Read/Write
R/W
R
R/W
Initial Value
0
Table 17-2.
Compare Output mode, non-PWM mode.
COM2A1
COM2A0
Description
0
Normal port operation, OC0A disconnected.
0
1
Toggle OC2A on Compare Match
1
0
Clear OC2A on Compare Match
1
Set OC2A on Compare Match
Table 17-3.
Compare Output mode, fast PWM mode
COM2A1
COM2A0
Description
0
Normal port operation, OC2A disconnected.
01
WGM22 = 0: Normal Port Operation, OC0A Disconnected.
WGM22 = 1: Toggle OC2A on Compare Match.
10
Clear OC2A on Compare Match, set OC2A at BOTTOM,
(non-inverting mode).
11
Set OC2A on Compare Match, clear OC2A at BOTTOM,
(inverting mode).