參數(shù)資料
型號(hào): MUAA8K80M-20B388C
英文描述: Microprocessor
中文描述: 微處理器
文件頁數(shù): 11/24頁
文件大?。?/td> 395K
代理商: MUAA8K80M-20B388C
Operational Characteristics
MUAA Routing CoProcessor (RCP) Family
Rev. 3
11
Interrupts
There are four sources of interrupts that will cause the INT
pin to be asserted: AQUEUE, LQUEUE, SWEX, and
PWEX. The appropriate enables must be set in the
Configuration register to enable the interrupts.
The interrupt service routine should read the appropriate
flag registers to determine the interrupt cause. The flags
are available individually or from the Address Index
register. The appropriate individual flag register must be
read in order to acknowledge the interrupt.
LQUEUE and AQUEUE
AQUEUE and LQUEUE interrupts are set by an entry
being written into one or another of the queues. When the
flag register is read the interrupt is acknowledged. The
processor may read the LQUEUE and AQUEUE flags to
determine when all the entries are read from the
appropriate queue. The interrupt will not be reasserted
until a queue has been emptied and then gets another entry.
Note that it is possible for learned entries to be aged and
aged entries to be learned. If this occurs the AQUEUE and
LQUEUE flags may be set for an entry that has changed
status. The user may qualify reads from AQUEUE and
LQUEUE with the appropriate ports match flag that will
be asserted if the data is valid.
SWEX and PWEX
SWEX and PWEX interrupts are set when a write
exception condition occurs. This occurs when two Write
cycles are pending in the device and there is only one
space left.
The SWEX and PWEX flags indicate which port caused
the exception and which are available individually to the
processor. Both processor write exceptions are available in
the processor Address index port and the DOUT port
Address index word.
JTAG
Please refer to IEEE Standard 1149.1 for information on
using the JTAG functions. See Table 5 for JTAG functions.
A BSDL file is available; check the MUSIC
Semiconductors website or contact MUSIC Technical
Support.
Typical Example
This typical example shows the cycles that the MUAA
RCP would perform in a multiport switch. The
CAM/RAM partition is set to 48 bits CAM, 32 bits RAM.
Both the processor port and the synchronous port are 32
bits wide. The index and flags are programmed to be the
last word out of the DOUT port. The synchronous port has
priority. The LQUEUE and AQUEUE are enabled. The
CAM partition is used to store 48-bit MAC addresses and
the RAM partition used to store associated data to the
MAC address such as switch port and VLAN numbers.
Sync Port Cycle 1 is a search to lookup the port associated
with a frame DA (Destination address). At CLK1 the first
word (32 bits) of CAM search word is loaded. At CLK2
the last 16 bits of CAM search word is loaded and the
instruction “search” given. The most significant 16 bits of
the second word are discarded as the CAM partition is 48
bits wide. The results from the DA search will not be
available until CLK6 because the operation takes three
CLK periods to complete. Due to the internal design of the
MUAA RCP, pipelining is possible; therefore, further
operations can be performed while the DA search is being
done internally.
Sync Port cycle2 is a learn on a frame SA (Source
address). At CLK3 the first word of CAM is loaded, at
CLK4 the second word is loaded (most significant 16 bits
discarded). At CLK5 the learn instruction is given along
with the word of RAM data that would contain the port ID
and other data associated with the SA.
At CLK6 the results of the search instruction issued in
cycle1 are available at the DOUT bus of the synchronous
port, as indicated by /DOUTVALID going active for a
CLK. The result of this cycle was a no-match condition as
/MF was not asserted LOW. Because the cycle was a DA
search and there was a no-match result, there will be no
data available on the DOUT bus. Typically in this situation
a switch would forward the frame to all ports or all ports
on the same VLAN.
Table 5: JTAG Functions
ID
JTAG Codes
Binary
0011
1010
1010
0000
0010
0001
0011
0011
EXT TEST
0000
HEX
3
A
A
0
2
1
3
3
BYPASS
1111
Description
Version
MUAA
2K
MANUF ID
SAMPLE
0001
ID CODE
0010
CLAMP
0100
HIGH-Z
0011
相關(guān)PDF資料
PDF描述
MUB32DH-5 LOW CURRENT HIGH EFFICIENCY RED LED LAMP
MUB51DH LOW CURRENTHIGH EFFICIENCY LED
MUBW15-06A7 Industrial Control IC
MUBW30-06A7 Industrial Control IC
MUBW4-12A6 TRANSISTOR | IGBT POWER MODULE | COMPLEX BRIDGE | 1.2KV V(BR)CES | 3.6A I(C)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MUB08A 制造商:NSC 制造商全稱:National Semiconductor 功能描述:1W, Bypass-Capacitor-less Audio Amplifier with Internal Selectable Gain
MUB25-10DZ 制造商:SMC Corporation of America 功能描述:Cylinder, compact, plate, dbl act, 25mm
MUB31DH 制造商:MICRO-ELECTRONICS 制造商全稱:Micro Electronics 功能描述:LOW CURRENT HIGH EFFICIENCY LED
MUB32DH 制造商:MICRO-ELECTRONICS 制造商全稱:Micro Electronics 功能描述:ULTRA HIGH BRIGHTNESS RED LED LAMP
MUB32DH-5 制造商:MICRO-ELECTRONICS 制造商全稱:Micro Electronics 功能描述:LOW CURRENT HIGH EFFICIENCY RED LED LAMP