參數(shù)資料
型號(hào): PSD412A1-90U
英文描述: 200V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a SMD-1 package; A IRHN7230 with Standard Packaging
中文描述: 現(xiàn)場(chǎng)可編程外圍
文件頁(yè)數(shù): 89/123頁(yè)
文件大小: 657K
代理商: PSD412A1-90U
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)當(dāng)前第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)
PSD4XX Famly
86
-70
-90**
-15
ZPLD_TURBO
OFF
*
Symbol
Parameter
Conditions
Min
Max
Min Max
Min Max
Unit
t
AVQV (PA)
Address Valid to
Data Valid
(Note 3)
45
55
62
Add 10
ns
t
SLQV (PA)
CS Valid to Data
Valid
55
55
62
Add 10
ns
RD to Data Valid
RD to Data Valid
8031 Mode
Data In to Data Out
Valid
(Notes 1 and 4)
22
26
45
0
ns
t
RLQV (PA)
32
38
45
0
ns
t
DVQV (PA)
22
22
26
0
ns
t
QXRH (PA)
t
RLRH (PA)
t
RHQZ (PA)
RD Data Hold Time
(Note 1)
0
0
0
0
ns
RD Pulse Width
(Note 1)
25
30
38
0
ns
RD to Data High-Z
(Note 1)
20
25
33
0
ns
Port A Peripheral Data Mode Read Timng
(5 V ± 10%)
-70
-90**
-15
ZPLD_TURBO
OFF
Symbol
Parameter
Conditions
Min
Max
Min Max
Min
Max
Unit
t
WLQV (PA)
WR to Data
Propagation Delay
(Note 2)
25
27
35
0
ns
t
DVQV (PA)
Data to Port A Data
Propagation Delay
(Note 5)
22
22
26
0
ns
t
WHQZ (PA)
WR Invalid to
Port A Tri-state
(Note 2)
20
25
33
ns
Port A Peripheral Data Mode Write Timng
(5 V ± 10%)
NOTES:
1.
RD timing has the same timing as PSEN, DS, LDS, UDS signals.
WR timing has the same timing as E, DS, LDS, UDS, WRL, WRH signals.
Any input used to select Port A Data Peripheral Mode.
Data is already stable on Port A.
Data stable on ADIO pins to data on Port A.
2.
3.
4.
5.
*
*
If ZPLD_TURBO is off and the ZPLD is operating above 15 MHz, there is no need to add 10 ns to the timing parameters.
**
The -90 speed is available only on Industrial Temperature Range product.
Microcontroller Interface – AC/DC Parameters
(5 V ± 10% Versions)
相關(guān)PDF資料
PDF描述
PSD412A2 100V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a 18-pin LCC package; Similar to IRHE7130 with optional Total Dose Rating of 300kRads
PSD412A2-12J 100V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a 18-pin LCC package; Similar to IRHE7130 with optional Total Dose Rating of 500kRads
PSD412A2-12JI 100V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a 18-pin LCC package; Similar to IRHE7130 with optional Total Dose Rating of 1000kRads
PSD412A2-12LI 100V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a 18-pin LCC package; JANS Certified version of the IRHE7130 with optional Total Dose Rating of 500kRads
PSD412A2-12U 100V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a 18-pin LCC package; JANS Certified version of the IRHE7130
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PSD412A1-A-20JI 制造商:WSI 功能描述:PERIPHERAL IC
PSD412A1-C-12J 制造商:WSI 功能描述:
PSD412A1-C-15J 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Low Cost Field Programmable Microcontroller Peripherals
PSD412A1-C-15L 制造商:WSI 功能描述:
PSD412A1-C-15U 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Low Cost Field Programmable Microcontroller Peripherals