<form id="c1w75"><delect id="c1w75"><sup id="c1w75"></sup></delect></form>
<span id="c1w75"><pre id="c1w75"><dfn id="c1w75"></dfn></pre></span>
  • <var id="c1w75"><label id="c1w75"></label></var>
    參數(shù)資料
    型號: PSD4135F1V-C-15UI
    廠商: 意法半導體
    英文描述: Flash In-System-Programmable Peripherals for 16-Bit MCUs
    中文描述: Flash在系統(tǒng)可編程外設的16位微控制器
    文件頁數(shù): 63/93頁
    文件大?。?/td> 503K
    代理商: PSD4135F1V-C-15UI
    PSD4000 Series
    Preliminary Information
    60
    The
    PSD4000
    Functional
    Blocks
    (cont.)
    9.5.3 Reset and Power On Requirement
    9.5.3.1 Power On Reset
    Upon power up the PSD4000 requires a reset pulse of tNLNH-PO (minimum 1 ms) after
    V
    CC
    is steady. During this time period the device loads internal configurations, clears
    some of the registers and sets the Flash into operating mode. After the rising edge of
    reset, the PSD4000 remains in the reset state for an additional tOPR (maximum 120 ns)
    nanoseconds before the first memory access is allowed.
    The PSD4000 Flash memory is reset to the read array mode upon power up. The FSi
    and CSBOOTi select signals along with the write strobe signal must be in the false
    state during power-up reset for maximum security of the data contents and to remove
    the possibility of data being written on the first edge of a write strobe signal. Any Flash
    memory write cycle initiation is prevented automatically when V
    CC
    is below VLKO.
    9.5.3.2 Warm Reset
    Once the device is up and running, the device can be reset with a much shorter pulse of
    tNLNH (minimum 150 ns). The same tOPR time is needed before the device is operational
    after warm reset. Figure 26 shows the timing of the power on and warm reset.
    OPERATING LEVEL
    POWER ON RESET
    V
    CC
    RESET
    tNLNH
    PO
    tOPR
    tNLNH-A
    tNLNH
    tOPR
    WARM
    RESET
    Figure 26. Power On and Warm Reset Timing
    9.5.3.3
    I/OPin, Register and PLD Status at Reset
    Table 28 shows the I/O pin, register and PLD status during power on reset, warm reset
    and power down mode. PLD outputs are always valid during warm reset, and they are
    valid in power on reset once the internal PSD configuration bits are loaded. This loading of
    PSD is completed typically long before the V
    CC
    ramps up to operating level. Once the PLD
    is active, the state of the outputs are determined by the equations specified in PSDsoft.
    相關PDF資料
    PDF描述
    PSD4135F1V-C-20B81 Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20B81I Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20J Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20JI Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20M Flash In-System-Programmable Peripherals for 16-Bit MCUs
    相關代理商/技術參數(shù)
    參數(shù)描述
    PSD4135F1V-C-20B81 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20B81I 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20J 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20JI 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs
    PSD4135F1V-C-20M 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:Flash In-System-Programmable Peripherals for 16-Bit MCUs