• <dfn id="cu9wp"></dfn>
      <input id="cu9wp"></input>
    1.         
      
      
      參數(shù)資料
      型號: PSD8533V90MT
      廠商: 意法半導(dǎo)體
      英文描述: 120V Boot, 3-A Peak, High Frequency, High-Side/Low-Side Driver 8-SO PowerPAD -40 to 140
      中文描述: Flash在系統(tǒng)可編程ISP的外設(shè)的8位微控制器
      文件頁數(shù): 72/110頁
      文件大?。?/td> 1737K
      代理商: PSD8533V90MT
      PSD813F2, PSD833F2, PSD834F2, PSD853F2, PSD854F2
      72/110
      AC/DC PARAMETERS
      These tables describe the AD and DC parameters
      of the PSD:
      DC Electrical Specification
      AC Timing Specification
      PLD Timing
      Combinatorial Timing
      Synchronous Clock Mode
      Asynchronous Clock Mode
      Input Macrocell Timing
      MCU Timing
      READ Timing
      WRITE Timing
      Peripheral Mode Timing
      Power-down and Reset Timing
      The following are issues concerning the parame-
      ters presented:
      In the DC specification the supply current is
      given for different modes of operation. Before
      calculating the total power consumption,
      determine the percentage of time that the PSD
      is in each mode. Also, the supply power is
      considerably different if the Turbo Bit is ’0.’
      The AC power component gives the PLD,
      Flash memory, and SRAM mA/MHz
      specification. Figures
      35
      and
      36
      show the PLD
      mA/MHz as a function of the number of
      Product Terms (PT) used.
      In the PLD timing parameters, add the
      required delay when Turbo Bit is ’0.’
      Figure 35. PLD I
      CC
      /Frequency Consumption (5V range)
      110
      Figure 36. PLD I
      CC
      /Frequency Consumption (3V range)
      0
      10
      20
      30
      40
      60
      70
      80
      90
      100
      V
      CC
      = 5V
      TURBO ON (100%)
      50
      0
      10
      15
      5
      20
      25
      HIGHEST COMPOSITE FREQUENCY AT PLD INPUTS (MHz)
      I
      C
      TURBO ON (25%)
      TURBOOFF
      TURBO OFF
      PT 100%
      PT 25%
      AI02894
      0
      10
      20
      30
      40
      50
      60
      V
      CC
      = 3V
      0
      10
      15
      5
      20
      25
      I
      C
      TURBO ON (100%)
      TURBO ON (25%)
      TURBOOFF
      TURBO OFF
      HIGHEST COMPOSITE FREQUENCY AT PLD INPUTS (MHz)
      PT 100%
      PT 25%
      AI03100
      相關(guān)PDF資料
      PDF描述
      PSD853412JIT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD853412JT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD853412MIT 120V Boot, 3-A Peak, High Frequency, High-Side/Low-Side Driver 8-SOIC -40 to 140
      PSD853412MT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD853415JIT 120V Boot, 3-A Peak, High Frequency, High-Side/Low-Side Driver 8-VSON -40 to 140
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      PSD853F2-70J 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 1M 70ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風格:Through Hole 封裝 / 箱體:DIP-24
      PSD853F2-70M 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 70ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
      PSD853F2-90J 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
      PSD853F2-90JI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
      PSD853F2-90M 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100