參數(shù)資料
型號: S12BDMV4D
廠商: Motorola, Inc.
英文描述: MC9S12DT128 Device User Guide V02.09
中文描述: MC9S12DT128設(shè)備的用戶手冊V02.09
文件頁數(shù): 3/138頁
文件大小: 2083K
代理商: S12BDMV4D
MC9S12DT128 Device User Guide — V02.09
3
V02.02
08 Mar
2002
08 Mar
2002
Changed XCLKS to PE7 in Table 2-2
Updated device part numbers in Figure 2-1
Updated BDM clock in Figure 3-1
Removed SIM description in overview & n
UPOSC
spec in Table A-15
Updated electrical spec of VDD & VDDPLL (Table A-4), IOL/IOH
(Table A-6), C
INS
(Table A-9), C
IN
(Table A-6 & A-15),
Updated interrupt pulse timing variables in Table A-6
Updated device part numbers in Figure 2-1
Added document numbers on cover page and Table 0-2
Cleaned up Fig. 1-1, 2-1
Updated Section 1.5 descriptions
Corrected PE assignment in Table 2-2, Fig. 2-5,6,7.
Corrected NVM sizes in Sections 16, 17
Added I
REF
spec for 1ATD in Table A-8
Added Blank Check in A.3.1.5 and Table A-11
Updated CRG spec in Table A-15
Added:
Pull-up columns to signal table,
Example for PLL Filter calculation,
Thermal values for junction to board and package,
BGND pin pull-up
Part Order Information
Global Register Table
Chip Configuration Summary
Device specific info on CRG
Modified:
Reduced Wait and Run IDD values
Mode of Operation chapter
Changed leakage current for ADC inputs down to +-1uA
Minor modification of PLL frequency/ voltage gain values
Corrected:
Pin names/functions on 80 pin packages
Interrupt vector table enable register inconsistencies
PCB layout for 80QFP VREGEN position
Corrected:
Register address mismatches in 1.5.1
Removed document order no. from Revision History pages
Renamed "Preface" section to "Derivative Differences and
Document references". Added details for derivatives missing
CAN0/1/4, BDLC, IIC and/or Byteflight
Added 2L40K mask set in section 1.6
Added OSC User Guide in Preface, “Document References”
Added oscillator clock connection to BDM in S12_CORE in fig 3-1
Corrected several register and bit names in “Local Enable” column
of Table 5.1 Interrupt Vector Locations
Section HCS12 Core Block Description: mentioned alternate clock
of BDM to be equivalent to oscillator clock
Added new section: “Oscillator (OSC) Block Description”
Corrected in footnote of Table "PLL Characteristics": fOSC = 4MHz
V02.03
14 Mar
2002
14 Mar
2002
V02.04
16 Aug
2002
16 Aug
2002
V02.05
12 Sep
2002
12 Sep
2002
V02.06
06 Nov
2002
06 Nov
2002
Version
Number
Revision
Date
Effective
Date
Author
Description of Changes
相關(guān)PDF資料
PDF描述
S12BFV1 MC9S12DT128 Device User Guide V02.09
S12BFV1D MC9S12DT128 Device User Guide V02.09
S12BKPV1 MC9S12DT128 Device User Guide V02.09
S12BKPV1D MC9S12DT128 Device User Guide V02.09
S12CPUV2 MC9S12DT128 Device User Guide V02.09
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S12B-EH 功能描述:CONN HEADER EH SIDE 12POS 2.5MM RoHS:否 類別:連接器,互連式 >> 矩形- 接頭,公引腳 系列:EH 標(biāo)準(zhǔn)包裝:500 系列:951 觸點類型::公形引腳 連接器類型:接頭,無罩 位置數(shù):39 加載位置的數(shù)目:全部 間距:0.079"(2.00mm) 行數(shù):1 行間距:- 觸點接合長度:0.157"(4.00mm) 安裝類型:表面貼裝 端子:焊接 緊固型:- 特點:- 觸點表面涂層:金 觸點涂層厚度:10µin(0.25µm) 顏色:黑 包裝:帶卷 (TR) 配套產(chǎn)品:953139-2000-AR-TP-ND - CONN SOCKET 39POS 2MM VERT SMD953139-2000-AR-PT-ND - CONN SOCKET 39POS 2MM VERT SMD953139-2000-AR-PR-ND - CONN SOCKET 39POS 2MM VERT SMD950539-6102-AR-ND - CONN SOCKET 39POS 2MM VERT PCB950539-5002-AR-ND - CONN SOCKET 39POS 2MM R/A PCB 其它名稱:0 00 51111 06579 2DE600007285S0 00 51111 06579 2
S12B-EH(LF)(SN) 制造商:JST Manufacturing 功能描述:CONN HEADER EH SIDE 12POS 2.5MM 制造商:JST Manufacturing 功能描述:EH Series 12 Position 2.5 mm Side Entry Single Row Shrouded Header 制造商:JST Manufacturing 功能描述:12 way side entry PCB header,EH 2.5
S12BFV1 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:MC9S12DT128 Device User Guide V02.09
S12BFV1D 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MC9S12DT128B
S12B-J21DK-GGXR(LF)(AU) 制造商:JST Manufacturing 功能描述:12 position 2.5mm Board to Board Header