參數(shù)資料
型號: S12SPIV2
廠商: Motorola, Inc.
英文描述: MC9S12DT128 Device User Guide V02.09
中文描述: MC9S12DT128設(shè)備的用戶手冊V02.09
文件頁數(shù): 117/138頁
文件大?。?/td> 2083K
代理商: S12SPIV2
MC9S12DT128 Device User Guide — V02.09
117
A.5 Reset, Oscillator and PLL
This section summarizes the electrical characteristics of the various startup scenarios for Oscillator and
Phase-Locked-Loop (PLL).
A.5.1 Startup
Table A-14
summarizes several startup characteristics explained in this section. Detailed description of
the startup behavior can be found in the Clock and Reset Generator (CRG) Block User Guide.
Table A-14 Startup Characteristics
A.5.1.1 POR
The release level V
PORR
and the assert level V
PORA
are derived from the V
DD
Supply. They are also valid
ifthedeviceispoweredexternally.AfterreleasingthePORresettheoscillatorandtheclockqualitycheck
are started. If after a time t
CQOUT
no valid oscillation is detected, the MCU will start using the internal self
clock. The fastest startup time possible is given by n
uposc
.
A.5.1.2 SRAM Data Retention
Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing
codewhenVDD5isoutofspecificationlimits,theSRAMcontentsintegrityisguaranteedifafterthereset
the PORF bit in the CRG Flags Register has not been set.
A.5.1.3 External Reset
When external reset is asserted for a time greater than PW
RSTL
the CRG module generates an internal
reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an
oscillation before reset.
A.5.1.4 Stop Recovery
Out of STOP the controller can be woken up by an external interrupt. A clock quality check as after POR
is performed before releasing the clocks to the system.
Conditions are shown in
Table A-4
unless otherwise noted
Num C
Rating
Symbol
Min
Typ
Max
Unit
1
T POR release level
V
PORR
2.07
V
2
T POR assert level
V
PORA
0.97
V
3
D Reset input pulse width, minimum input time
PW
RSTL
2
t
osc
4
D Startup from Reset
n
RST
192
196
n
osc
5
D Interrupt pulse width, IRQ edge-sensitive mode
PW
IRQ
20
ns
6
D Wait recovery startup time
t
WRS
14
t
cyc
相關(guān)PDF資料
PDF描述
S12SPIV2D MC9S12DT128 Device User Guide V02.09
S12PWM8B8CV1 MC9S12DT128 Device User Guide V02.09
S12PWM8B8CV1D MC9S12DT128 Device User Guide V02.09
S12FTS128KV2 MC9S12DT128 Device User Guide V02.09
S12FTS128KV2D MC9S12DT128 Device User Guide V02.09
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S12SPIV2/D 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Device User Guide V01.18
S12SPIV2D 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:MC9S12DT128 Device User Guide V02.09
S12-SPL 制造商:Thomas & Betts 功能描述:Universal Recessed Box And Cover
S12SPSW 制造商:Panduit Corp 功能描述:51 RU 1070MM STANDARD SIDE PANEL FOR S-T 制造商:Panduit Corp 功能描述:51 RU 1070mm standard Side Panel for S-t 制造商:Panduit Corp 功能描述:51 RU 1200MM STANDARD SIDE PANEL FOR S-T
S12T2.5A-H 制造商:TE Connectivity 功能描述: