參數(shù)資料
型號(hào): SY100EP196VTI
廠商: MICREL INC
元件分類: 通用總線功能
英文描述: 3.3V/5V 2.5GHz PROGRAMMABLE DELAY WITH FINE TUNE CONTROL
中文描述: ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32
封裝: TQFP-32
文件頁數(shù): 13/18頁
文件大?。?/td> 628K
代理商: SY100EP196VTI
13
ECL Pro
SY100EP196V
Micrel, Inc.
M9999-120505
hbwhelp@micrel.com or (408) 955-1690
FUNCTIONAL DESCRIPTION
SY100EP196V is a programmable delay line, varying the
delay of a PECL or NECL input signal by any amount between
about 2.2ns and 12.2ns. A 10-bit digital control register affords
delay steps of approximately 10ps.
SY100EP196V implements the delay using a multiplexer
chain and a set of fixed delay elements. Under digital control,
various subsets of the delay elements are included in the
signal chain. To simplify interfacing, the 10-bit digital delay
control word interfaces to PECL, CMOS, or TTL interface
standards.
Since multiplexers must appear in the delay path,
SY100EP196V has a minimum delay of about 2.2ns. Delays
below this value are not possible. In addition, when cascading
multiple SY100EP196V to extend the delay range, the
minimum delay is about 2.2ns times the number of
SY100EP196V in cascade. An eleventh control bit, D[10],
along with the CASCADE and /CASCADE outputs and the
SETMIN and SETMAX inputs, simplifies the task of cascading.
Signal Path Logic Standard
The signal path, from IN, /IN to Q, /Q, interfaces to PECL,
LVPECL, or NECL signals, as shown in Table 6. The choice
of signal path logic standard may limit possible choices for
the delay control inputs, D.
Input Enable
The /EN input gates the signal at IN, /IN. When disabled,
the input is effectively gated out, just as if a logic low was
being provided to SY100EP196V.
/EN
Value at Q, /Q
L
IN, /IN Delayed
H
Logic Low Delayed
Table 1. /EN Truth Table
Digital Control Latch
SY100EP196V can capture the digital delay control word
into its internal 11-bit latch, 10 bits for D[0:9], and an extra bit
for the D[10] cascade control. The LEN input controls the
action of this latch, as per Table 2.
Note that the LEN input is always PECL, LVPECL, or
NECL, the same as the IN, /IN signal pair. The 11-bit delay
control word, however, may also be CMOS or TTL.
LEN
Latch Action
L
Pass Through D[0:10]
H
Latch D[0:10]
Table 2. LEN Truth Table
The nominal delay value is based on the binary value in
D[0:9], where D[0] is the least significant bit, and D[9] is the
most significant bit. This delay from IN, /IN to Q, /Q is about:
t
=
×
2200 10
value D 9:0 +delay FTUNE ,ps
Digital Control Logic Standard
When used in systems where V
EE
connects to ground,
SY100EP196V may interface either to PECL, CMOS, or TTL
on its D[0:10] inputs. To this end, the VCF pin sets the
threshold at which the D inputs switch between logic low and
logic high.
As shown in Table 3, connecting V
CF
to V
EF
sets the
threshold to PECL (if V
CC
is 5V) or LVPECL (if V
CC
is 3.3V).
Leaving V
CF
and V
EF
open yields a threshold suitable for
detecting CMOS output logic levels. Leaving V
EF
open and
connecting V
CF
to a 1.5V source allows the D inputs to accept
TTL signals.
Logic Standard
V
CF
Connects To
VEF
ECL, PECL
CMOS
No Connect
TTL
1.5V Source
Table 3. Digital Control Standard Truth Table
If a 1.5V source is not available, connecting V
CF
to V
EE
through an appropriate resistor will bias V
CF
at about 1.5V.
The value of this resistor depends on the V
CC
supply, as
indicated in Table 4.
V
CC
3.3V
Resistor Value
1.5k
500
5.0V
Table 4. Resistor Values for TTL Input
Cascade Logic
SY100EP196V is designed to ease cascading multiple
devices in order to achieve a greater delay range. The SETMIN
and SETMAX pins accomplish this, as set out in the
applications section below. SETMIN and SETMAX override
the delay by changing the value in the D latch register. Table
5 lists the action of these pins.
SETMIN
SETMAX
Nominal Delay (ps)
L
L
As per D Latch
L
H
2200 + 10
×
1024
2200
H
L
H
H
Not Allowed
Table 5. SETMIN and SETMAX Action
相關(guān)PDF資料
PDF描述
SY100EP196VTITR 3.3V/5V 2.5GHz PROGRAMMABLE DELAY WITH FINE TUNE CONTROL
SY100EP32VKGTR 5V/3.3V ± 2 DIVIDER
SY100EP32VKI 5V/3.3V ± 2 DIVIDER
SY100EP32VKITR 5V/3.3V ± 2 DIVIDER
SY100EP32VZC 5V/3.3V ± 2 DIVIDER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SY100EP196VTI TR 功能描述:IC DELAY LINE 1024TAP 32-TQFP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 延遲線 系列:100EP, ECL Pro® 標(biāo)準(zhǔn)包裝:2,500 系列:- 標(biāo)片/步級(jí)數(shù):- 功能:多個(gè),不可編程 延遲到第一抽頭:10ns 接頭增量:- 可用的總延遲:10ns 獨(dú)立延遲數(shù):4 電源電壓:4.75 V ~ 5.25 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:14-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:14-SOIC 包裝:帶卷 (TR)
SY100EP210UTG 功能描述:緩沖器和線路驅(qū)動(dòng)器 2.5-5V Dual 1:5 PECL Fanout Buffer (I Temp, Green) RoHS:否 制造商:Micrel 輸入線路數(shù)量:1 輸出線路數(shù)量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel
SY100EP210UTG TR 功能描述:緩沖器和線路驅(qū)動(dòng)器 2.5-5V Dual 1:5 PECL Fanout Buffer (I Temp, Green) RoHS:否 制造商:Micrel 輸入線路數(shù)量:1 輸出線路數(shù)量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel
SY100EP210UTI 功能描述:IC CLOCK BUFFER 1:5 3GHZ 32-TQFP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘緩沖器,驅(qū)動(dòng)器 系列:100EP, Precision Edge® 標(biāo)準(zhǔn)包裝:1 系列:HiPerClockS™ 類型:扇出緩沖器(分配),多路復(fù)用器 電路數(shù):1 比率 - 輸入:輸出:2:18 差分 - 輸入:輸出:是/無 輸入:CML,LVCMOS,LVPECL,LVTTL,SSTL 輸出:LVCMOS,LVTTL 頻率 - 最大:250MHz 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:- 其它名稱:800-1923-6
SY100EP210UTI TR 功能描述:IC CLOCK BUFFER 1:5 3GHZ 32-TQFP RoHS:否 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘緩沖器,驅(qū)動(dòng)器 系列:100EP, Precision Edge® 標(biāo)準(zhǔn)包裝:1 系列:HiPerClockS™ 類型:扇出緩沖器(分配),多路復(fù)用器 電路數(shù):1 比率 - 輸入:輸出:2:18 差分 - 輸入:輸出:是/無 輸入:CML,LVCMOS,LVPECL,LVTTL,SSTL 輸出:LVCMOS,LVTTL 頻率 - 最大:250MHz 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:- 其它名稱:800-1923-6