參數(shù)資料
型號(hào): SY87700ALZG
廠商: MICREL INC
元件分類: 數(shù)字傳輸電路
英文描述: Low-Power, 3.3V, 32Mbps to 208Mbps AnyRate Clock and Data Recovery
中文描述: CLOCK RECOVERY CIRCUIT, PDSO28
封裝: 0.300 INCH, LEAD FREE, SOIC-28
文件頁(yè)數(shù): 7/16頁(yè)
文件大?。?/td> 643K
代理商: SY87700ALZG
Micrel, Inc.
SY87700AL
Functional Block
November 2006
7
M9999-111406-B
hbwhelp@micrel.com
or (408) 955-1690
Functional Description
Clock Recovery
Clock recovery, as shown in the block diagram,
generates a clock that is at the same frequency as the
incoming data bit rate at the serial data input. The
clock is phase aligned by a PLL so that it samples the
data in the center of the data eye pattern.
The phase relationship between the edge transitions
of the data and those of the generated clock are
compared by a phase/frequency detector. Output
pulses from the detector indicate the required
direction of phase correction. These pulses are
smoothed by an integral loop filter. The output of the
loop filter controls the frequency of the Voltage
Controlled Oscillator (VCO), which generates the
recovered clock.
Frequency stability, without incoming data, is
guaranteed by an alternate reference input (REFCLK)
that the PLL locks onto when data is lost. If the
frequency of the incoming signal varies by greater
than approximately 1000ppm with respect to the
synthesizer frequency, the PLL will be declared out of
lock, and the PLL will lock to the reference clock.
The loop filter transfer function is optimized to enable
the PLL to track the jitter, yet tolerate the minimum
transition density expected in a received SONET data
signal. This transfer function yields a 30μs data
stream of continuous 1's or 0's for random incoming
NRZ data.
Lock Detect
The SY87700AL contains a link fault indication circuit,
which monitors the integrity of the serial data inputs. If
the received serial data fails the frequency test, then
the PLL will be forced to lock to the local reference
clock. This will maintain the correct frequency of the
recovered clock output under loss of signal or loss of
lock conditions. If the recovered clock frequency
deviates from the local reference clock frequency by
more than approximately 1000ppm, the PLL will be
declared out of lock. The lock detect circuit will poll the
input data stream in an attempt to reacquire lock to
data. If the recovered clock frequency is determined to
be within approximately 1000ppm, the PLL will be
declared in lock and the lock detect output will go
active.
During the interval when the CDR is not locked onto
the RDIN input, the LFIN output will not be a static
LOW, but will be changing.
相關(guān)PDF資料
PDF描述
SY87700LHG 3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
SY87700LHGTR 3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
SY87700LHITR 3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
SY87700LZG 3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
SY87700LZGTR 3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SY87700ALZG TR 功能描述:計(jì)時(shí)器和支持產(chǎn)品 3.3V 32Mbps-175Mbps CDR (I Temp, Green/28 pin SOIC/T+R) RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時(shí)器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel
SY87700L 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
SY87700L_06 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:3.3V 32-175Mbps AnyRate CLOCK AND DATA RECOVERY
SY87700LHG 功能描述:計(jì)時(shí)器和支持產(chǎn)品 3.3V 32Mbps-175Mbps CDR (I Temp, Green/32 pin TQFP/bulk) RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時(shí)器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel
SY87700LHG TR 功能描述:計(jì)時(shí)器和支持產(chǎn)品 3.3V 32Mbps-175Mbps CDR (I Temp, Green/32 pin TQFP/T+R) RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時(shí)器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel