參數(shù)資料
型號: TLC7225CDW
廠商: TEXAS INSTRUMENTS INC
元件分類: DAC
英文描述: PARALLEL, 8 BITS INPUT LOADING, 8-BIT DAC, PDSO24
封裝: 0.300 INCH, GREEN, SOIC-24
文件頁數(shù): 22/22頁
文件大?。?/td> 331K
代理商: TLC7225CDW
TLC7225C, TLC7225I
QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS
SLAS109B – OCTOBER 1996 – REVISED FEBRUARY 2001
9
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
APPLICATION INFORMATION
output buffer
Each voltage-mode DAC output is buffered by a unity-gain noninverting amplifier. This buffer amplifier is capable
of developing 10 V across a 2-k
load and can drive capacitive loads of 3300 pF.
The TLC7225 can be operated as a single or dual supply; operating with dual supplies results in enhanced
performance in some parameters which cannot be achieved with a single-supply operation. In a single supply
operating (VSS = 0 V = AGND) the sink capability of the amplifier, which is normally 400 A, is reduced as the
output voltage nears AGND. The full sink capability of 400
A is maintained over the full output voltage range
by tying VSS to –5 V. This is indicated in Figure 3.
Settling time for negative-going output signals approaching AGND is similarly affected by VSS. Negative-going
settling time for single supply operation is longer than for dual supply operation. Positive-going settling-time is
not affected by VSS.
Additionally, the negative VSS gives more headroom to the output amplifiers which results in better zero code
performance and improved slew rate at the output than can be obtained in the single-supply mode.
digital inputs
The TLC7225 digital inputs are compatible with either TTL or 5-V CMOS levels. To minimize power supply
currents, it is recommended that the digital input voltages be driven as close to the supply rails (VDD and DGND)
as practically possible.
interface logic information
The TLC7225 contains two registers per DAC, an input register and a DAC register. Address lines A0 and A1
select which input register accepts data from the input port. When the WR signal is low, the input latches of the
selected DAC are transparent. The data is latched into the addressed input register on the rising edge of WR.
Table 1 shows the addressing for the input registers on the TLC7225.
Table 1. TLC7225 Addressing
CONTROL
INPUTS
SELECTED INPUT
REGISTER
A1
A0
REGISTER
L
DAC A input register
L
H
DAC B input register
H
L
DAC C input register
H
DAC D input register
Only the data held in the DAC register determines the analog output of the converter. The LDAC signal is
common to all four DACs and controls the transfer of information from the input registers to the DAC registers.
Data is latched into all four DAC registers simultaneously on the rising edge of LDAC. The LDAC signal is level
triggered and, therefore, the DAC registers may be made transparent by tying LDAC low (the outputs of the
converters responds to the data held in their respective input latches). LDAC is an asynchronous signal and
is independent of WR. This is useful in many applications. However, in systems where the asynchronous LDAC
can occur during a write cycle (or vice versa) care must be taken to ensure that incorrect data is not latched
through to the output. In other words, if LDAC is activated prior to the rising edge of WR (or WR occurs during
LDAC), then LDAC must stay low for a time of tw2 or longer after WR goes high to ensure that the correct data
is latched through to the output. Table 2 shows the truth table for TLC7225 operation. Figure 5 shows the input
control logic for the device and the write cycles timing diagram is shown in Figure 1.
相關(guān)PDF資料
PDF描述
TLC7225IDW PARALLEL, 8 BITS INPUT LOADING, 8-BIT DAC, PDSO24
TLC7225IDWR PARALLEL, 8 BITS INPUT LOADING, 8-BIT DAC, PDSO24
TLC7225CDWRG4 PARALLEL, 8 BITS INPUT LOADING, 8-BIT DAC, PDSO24
TLC7225IDWRG4 PARALLEL, 8 BITS INPUT LOADING, 8-BIT DAC, PDSO24
TLC7225IDWG4 PARALLEL, 8 BITS INPUT LOADING, 8-BIT DAC, PDSO24
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TLC7225CDW 制造商:Texas Instruments 功能描述:IC's
TLC7225CDWG4 功能描述:數(shù)模轉(zhuǎn)換器- DAC 8-Bit 5 us Quad DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLC7225CDWR 功能描述:數(shù)模轉(zhuǎn)換器- DAC 8-Bit 5 us Quad DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLC7225CDWRG4 功能描述:數(shù)模轉(zhuǎn)換器- DAC 8-Bit 5 us Quad DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLC7225I 制造商:TI 制造商全稱:Texas Instruments 功能描述:QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS