參數(shù)資料
型號: TP3054J-1
元件分類: Codec
英文描述: u-Law CODEC
中文描述: U型法編解碼器
文件頁數(shù): 2/16頁
文件大?。?/td> 250K
代理商: TP3054J-1
Block Diagram
FIGURE 1
TL/H/5510–2
Pin Description
Symbol
Function
V
BB
Negative power supply pin.
V
BB
e b
5V
g
5%.
Analog ground. All signals are referenced
to this pin.
GNDA
VF
R
O
Analog output of the receive power ampli-
fier.
V
CC
Positive power supply pin.
V
CC
e a
5V
g
5%.
Receive frame sync pulse which enables
BCLK
R
to shift PCM data into D
R
. FS
R
is
an 8 kHz pulse train. SeeFigures 2 and3
for timing details.
FS
R
D
R
Receive data input. PCM data is shifted
into D
R
following the FS
R
leading edge.
BCLK
R
/CLKSEL The bit clock which shifts data into D
R
af-
ter the FS
R
leading edge. May vary from
64 kHz to 2.048 MHz. Alternatively, may
be a logic input which selects either
1.536 MHz/1.544 MHz or 2.048 MHz for
master clock in synchronous mode and
BCLK
X
is used for both transmit and re-
ceive directions (see Table I).
MCLK
R
/PDN
Receive
1.536 MHz, 1.544 MHz or 2.048 MHz.
May be asynchronous with MCLK
X
, but
master
clock.
Must
be
Symbol
Function
should be synchronous with MCLK
X
for best per-
formance. When MCLK
R
is connected continu-
ously low, MCLK
X
is selected for all internal tim-
ing. When MCLK
R
is connected continuously
high, the device is powered down.
MCLK
X
Transmit master clock. Must be 1.536 MHz,
1.544 MHz or 2.048 MHz. May be asynchronous
with MCLK
R
. Best performance is realized from
synchronous operation.
FS
X
Transmit frame sync pulse input which enables
BCLK
X
to shift out the PCM data on D
X
. FS
X
is
an 8 kHz pulse train, see Figures 2 and 3 for
timing details.
BCLK
X
The bit clock which shifts out the PCM data on
D
X
. May vary from 64 kHz to 2.048 MHz, but
must be synchronous with MCLK
X
.
The TRI-STATE
é
PCM data output which is en-
abled by FS
X
.
Open drain output which pulses low during the
encoder time slot.
D
X
TS
X
GS
X
Analog output of the transmit input amplifier.
Used to externally set gain.
VF
X
I
b
VF
X
I
a
Inverting input of the transmit input amplifier.
Non-inverting input of the transmit input amplifi-
er.
2
相關(guān)PDF資料
PDF描述
TP3057J-1 Rocker Switch; Circuitry:DPDT; Switch Operation:On-On; Contact Current Max:16A; Switch Terminals:Quick Connect; Actuator Color:White; Leaded Process Compatible:Yes; Mounting Type:Panel RoHS Compliant: Yes
TP3054 “Enhanced” Serial Interface CMOS CODEC/Filter(加強(qiáng)型串行接口CMOS編解碼器/濾波器)
TP3056BDWR PCM CODEC|SINGLE|CMOS|SOP|16PIN|PLASTIC
TP3056B MONOLITHIC SERIAL INTERFACE COMBINED PCM CODEC AND FILTER
TP3056BDW MONOLITHIC SERIAL INTERFACE COMBINED PCM CODEC AND FILTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TP3054J-X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:u-Law CODEC
TP3054N 功能描述:接口—CODEC RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TP3054N/NOPB 功能描述:接口—CODEC RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TP3054N-X 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Extended Temperature Serial Interface CODEC/Filter COMBO Family
TP3054N-X/NOPB 功能描述:IC ENHANCED INTERFACE SER 16-DIP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:COMBO® 標(biāo)準(zhǔn)包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標(biāo)準(zhǔn) ADC / DAC (db):81.5 / 88 動態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)