參數(shù)資料
型號: W3HG2128M64EEU665D6GG
廠商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分類: DRAM
英文描述: 256M X 64 DDR DRAM MODULE, 0.45 ns, DMA240
封裝: ROHS COMPLIANT, DIMM-240
文件頁數(shù): 9/11頁
文件大?。?/td> 170K
代理商: W3HG2128M64EEU665D6GG
W3HG2128M64EEU-D6
ADVANCED
7
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
July 2007
Rev. 1
DDR2 SDRAM COMPONENT AC TIMING PARAMETERS & SPECIFICATIONS
AC CHARACTERISTICS
SYMBOL
806
665
534
403
UNIT
PARAMETER
MIN
MAX
MIN
MAX
MIN
MAX
MIN
MAX
Clock
Clock cycle time
CL = 6
tCK (6)
TBD
ps
CL = 5
tCK (5)
TBD
3,000
8,000
3,750
8,000
5,000
8,000
ps
CL = 4
tCK (4)
TBD
3,750
8,000
3,750
8,000
5,000
8,000
ps
CL = 3
tCK (3)
TBD
5,000
8,000
5,000
8,000
5,000
8,000
ps
CK high-level width
tCH
TBD
0.48
0.52
0.45
0.55
0.45
0.55
tCK
CK low-level width
tCL
TBD
0.48
0.52
0.45
0.55
0.45
0.55
tCK
Half clock period
tHP
TBD
MIN (tCH, tCL)
MIN (tCH, tCL)ps
Data
DQ output access time from CK/CK#
tAC
TBD
-450
+450
-500
+500
-600
+600
ps
Data-out high-impedance window from CK/
CK#
tHZ
TBD
tAC MAX
ps
Data-out low-impedance window from CK/
CK#
tLZ
TBD
2x
tAC MIN
tAC MAX
2x
tAC MIN
tAC MAX
2x
tAC MIN
tAC MAX
ps
DQ and DM input setup time relative to DQS
tDS
TBD
100
150
ps
DQ and DM input hold time relative to DQS
tDH
TBD
175
225
275
ps
DQ and DM input pulse width (for each input)
tDIPW
TBD
0.35
tCK
Data hold skew factor
tQHS
TBD
340
400
450
ps
DQ - DQS hold, DQS to rst DQ to go
nonvalid, per access
tQH
TBD
tHP - tQHS
ps
Data
Strobe
DQS input high pulse width
tDQSH
TBD
0.35
tCK
DQS input low pulse width
tDQSL
TBD
0.35
tCK
DQS output access time from CK/CK#
tDQSCK
TBD
-400
+400
-450
+450
-500
+500
ps
DQS falling edge to CK rising - setup time
tDSS
TBD
0.2
tCK
DQS falling edge from CK rising - hold time
tDSH
TBD
0.2
tCK
DQS - DQ skew, DQS to last DQ valid, per
group, per access
tDQSQ
TBD
240
300
350
ps
DQS read preamble
tRPRE
TBD
0.9
1.1
0.9
1.1
0.9
1.1
tCK
DQS read postamble
tRPST
TBD
0.4
0.6
0.4
0.6
0.4
0.6
tCK
DQS write preamble
tWPRE
TBD
0.35
0.25
tCK
DQS write postamble
tWPST
TBD
0.4
0.6
0.4
0.6
0.4
0.6
tCK
Write command to rst DQS latching transition
tDQSS
TBD
WL - 0.25
WL +
0.25
WL - 0.25
WL +
0.25
WL - 0.25
WL +
0.25
tCK
Address and control input pulse width for
each input
tIPW
TBD
0.6
tCK
Address and control input setup time
tIS
TBD
200
250
350
ps
Address and control input hold time
tIH
TBD
275
375
475
ps
Address and control input hold time
tCCD
TBD
222
tCK
AC specication is based on
QIMONDA components. Other DRAM manufactures specication may be different.
Continued on next page
相關(guān)PDF資料
PDF描述
W3HG232M64SEU665D4GG 64M X 64 DDR DRAM MODULE, 0.45 ns, DMA200
W7NCF02GH20CSBBG 128M X 16 FLASH 3.3V PROM CARD, 150 ns, UUC
W7NCF02GH20ISABG 128M X 16 FLASH 3.3V PROM CARD, 150 ns, UUC
W7NCF08GH10CS2FG 512M X 16 FLASH 3.3V PROM CARD, 150 ns, UUC
W7NCF08GH10CS6AG 512M X 16 FLASH 3.3V PROM CARD, 150 ns, UUC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W3HG2128M72ACER403AD6XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP
W3HG2128M72ACER534AD6XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP
W3HG2128M72ACER665AD6XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP
W3HG2128M72ACER806AD6XG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP
W3HG2128M72ACER-AD6 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:2GB - 2x128Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP