參數(shù)資料
型號: WV3HG128M72EEU665PD4IMG
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類: DRAM
英文描述: 128M X 72 DDR DRAM MODULE, 0.45 ns, ZMA200
封裝: ROHS COMPLIANT, SODIMM-200
文件頁數(shù): 10/11頁
文件大小: 150K
代理商: WV3HG128M72EEU665PD4IMG
WV3HG128M72EEU-PD4
November 2006
Rev. 3
ADVANCED
8
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
DDR2 SDRAM COMPONENT AC TIMING PARAMETERS AND SPECIFICATIONS (CONT'D)
AC CHARACTERISTICS
806
665
534
403
PARAMETER
SYMBOL
MIN
MAX
MIN
MAX
MIN
MAX
MIN
MAX
UNIT
Command
and
Address
ACTIVE to ACTIVE (same bank) command
tRC
TBD
55
ns
ACTIVE bank a to ACTIVE bank b command
tRRD
TBD
7.5
ns
ACTIVE to READ or WRITE delay
tRCD
TBD
15
ns
Four Bank Activate period
tFAW
TBD
37.5
ns
ACTIVE to PRECHARGE command
tRAS
TBD
45
70,000
45
70,000
45
70,000
ns
Internal READ to precharge command delay
tRTP
TBD
7.5
ns
Write recovery time
tWR
TBD
15
ns
Auto precharge write recovery + precharge
time
tDAL
TBD
tWR +
tRP
tWR +
tRP
tWR +
tRP
ns
Internal WRITE to READ command delay
tWTR
TBD
7.5
10
ns
PRECHARGE command period
tRP
TBD
15
ns
PRECHARGE ALL command period
tRPA
TBD
tRP+tCK
ns
LOAD MODE command cycle time
tMRD
TBD
222
tCK
CKE low to CK,CK# uncertainty
tDELAY
TBD
tIS + tCK
+ tIH
tIS + tCK
+ tIH
tIS + tCK
+ tIH
ns
Self
Refresh
REFRESH to Active of Refresh to Refresh
command interval
tRFC
TBD
127.5
70,000
127.5
70,000
127.5
70,000
ns
Average periodic refresh interval
tREFI
TBD
7.8
s
Exit self refresh to non-READ command
tXSNR
TBD
tRFC (MIN)
+ 10
tRFC (MIN)
+ 10
tRFC (MIN)
+ 10
ns
Exit self refresh to READ command
tXSRD
TBD
200
tCK
Exit self refresh timing reference
tISXR
TBD
tIS
ps
ODT
ODT turn-on delay
tAOND
TBD
222222
tCK
ODT turn-on
tAON
TBD
tAC
(MIN)
tAC
(MAX)
+ 1000
tAC
(MIN)
tAC
(MAX)
+ 1000
tAC
(MIN)
tAC
(MAX)
+ 1000
ps
ODT turn-off delay
tAOFD
TBD
2.5
tCK
ODT turn-off
tAOF
TBD
tAC
(MIN)
tAC
(MAX)
+ 600
tAC
(MIN)
tAC
(MAX)
+ 600
tAC
(MIN)
tAC
(MAX)
+ 600
ps
ODT turn-on (power-down mode)
tAONPD
TBD
tAC
(MIN) +
2000
2 x tCK
+ tAC
(MAX)
+ 1000
tAC
(MIN) +
2000
2 x tCK
+ tAC
(MAX)
+ 1000
tAC
(MIN) +
2000
2 x tCK
+ tAC
(MAX)
+ 1000
ps
ODT turn-off (power-down mode)
tAOFPD
TBD
tAC
(MIN) +
2000
2.5
x tCK
+ tAC
(MAX)
+ 1000
tAC
(MIN) +
2000
2.5
x tCK
+ tAC
(MAX)
+ 1000
tAC
(MIN) +
2000
2.5
x tCK
+ tAC
(MAX)
+ 1000
ps
ODT to power-down entry latency
tANPD
TBD
333
tCK
ODT power-down exit latency
tAXPD
TBD
888
tCK
Power-Down
Exit active power-down to READ command,
MR[bit12=0]
tXARD
TBD
222
tCK
Exit active power-down to READ command,
MR[bit12=1]
tXARDS
TBD
7 - AL
6 - AL
tCK
A Exit precharge power-down to any non-
READ command.
tXP
TBD
222
tCK
CKE minimum high/low time
tCKE
TBD
333
tCK
* AC specication is based on
SAMSUNG components. Other DRAM manufactures specication may be different.
相關(guān)PDF資料
PDF描述
WMF128K8X-150DEC5 128K X 8 FLASH 5V PROM, 150 ns, CDSO32
WSF2816-39H1M SPECIALTY MEMORY CIRCUIT, CHIP66
WS128K32-20G4TC 128K X 32 MULTI DEVICE SRAM MODULE, 20 ns, CQFP68
WS512K32N-17H2IA 2M X 8 MULTI DEVICE SRAM MODULE, 17 ns, CHMA66
WF512K32F-120G4M5A 512K X 32 FLASH 5V PROM MODULE, 120 ns, CQFP68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WV3HG128M72EEU665PD4ISG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM UNBUFFERED, SO-DIMM w/PLL
WV3HG128M72EEU665PD4MG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM UNBUFFERED, SO-DIMM w/PLL
WV3HG128M72EEU665PD4SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM UNBUFFERED, SO-DIMM w/PLL
WV3HG128M72EEU806PD4IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM UNBUFFERED, SO-DIMM w/PLL
WV3HG128M72EEU806PD4ISG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB - 128Mx72 DDR2 SDRAM UNBUFFERED, SO-DIMM w/PLL