參數(shù)資料
型號(hào): WV3HG264M72EEU806D7MG
廠商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分類(lèi): DRAM
英文描述: 128M X 72 DDR DRAM MODULE, DMA244
封裝: ROHS COMPLIANT, MINI, DIMM-244
文件頁(yè)數(shù): 10/11頁(yè)
文件大?。?/td> 221K
代理商: WV3HG264M72EEU806D7MG
WV3HG264M72EEU-D7
May 2006
Rev. 0
ADVANCED
8
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
AC TIMING PARAMETERS (continued)
VCC = +1.8V ± 0.1V
Parameter
Symbol
806
665
534
403
Unit
Min
Max
Min
Max
Min
Max
Min
Max
Command
and
Address
Address and control input pulse width for each input
tIPW
TBD
0.6
tCK
Address and control input setup time
tIS
TBD
200
250
ps
Address and control input hold time
tIH
TBD
275
375
475
ps
CAS# to CAS# command delay
tCCD
TBD
222
ps
ACTIVE to ACTIVE (same bank) command
tRC
TBD
54
55
ns
ACTIVE bank a to ACTIVE bank b command
tRRD
TBD
7.5
ns
ACTIVE to READ or WRITE delay
tRCD
TBD
15
ns
Four Bank Activate period
tFAW
TBD
37.5
ns
ACTIVE to PRECHARGE command
tRAS
TBD
45
70,000
45
70,000
45
70,000
ns
Internal READ to precharge command delay
tRTP
TBD
7.5
ns
Write recovery time
tWR
TBD
15
ns
Auto precharge write recovery + precharge time
tDAL
TBD
tWR + tRP
ns
Internal WRITE to READ command delay
tWTR
TBD
7.5
10
ns
PRECHARGE command period
tRP
TBD
15
ns
PRECHARGE ALL command period
tRPA
TBD
tRP + tCK
ns
LOAD MODE command cycle time
tMRD
TBD
222
tCK
CKE low to CK, CK# uncertainty
tDELAY
TBD
tIS+tCK+tIH
ns
Self
Refresh
REFRESH to Active or Refresh to Refresh command interval
tRFC
TBD
105
70,000
105
70,000
105
70,000
ns
Average periodic refresh interval
tREFI
TBD
7.8
ns
Exit self refresh to non-READ command
tXSNR
TBD
tRFC(MIN)
+ 10
tRFC(MIN)
+ 10
tRFC(MIN)
+ 10
ns
Exit self refresh to READ
tXSRD
TBD
200
tCK
Exit self refresh timing reference
tlSXR
TBD
tIS
ps
ODT
ODT turn-on delay
tAOND
TBD
222222
tCK
ODT turn-on
tACN
TBD
tAC(MIN)
tAC(MAX)
+ 1000
tAC(MIN)
tAC(MAX)
+ 1000
tAC(MIN)
tAC(MAX)
+ 1000
ps
ODT turn-off delay
tAOFD
TBD
2.5
tCK
ODT turn-off
tAOF
TBD
tAC(MIN)
tAC(MAX)
+
600
tAC(MIN)
tAC(MAX)
+
600
tAC(MIN)
tAC(MAX)
+
600
ps
ODT turn-on (power-down mode)
tAONPD
TBD
tAC(MIN) +
2000
2 x tCK +
tAC(MAX)
+ 1000
tAC(MIN) +
2000
2 x tCK +
tAC(MAX)
+ 1000
tAC(MIN) +
2000
2 x tCK +
tAC(MAX)
+ 1000
ps
ODT turn-off (power-down mode)
tAOFPD
TBD
tAC(MIN) +
2000
2 x tCK +
tAC(MAX)
+ 1000
+1000
tAC(MIN) +
2000
2 x tCK +
tAC(MAX)
+ 1000
+1000
tAC(MIN) +
2000
2 x tCK +
tAC(MAX)
+ 1000
ps
ODT to power-down entry latency
tANPD
TBD
333
tCK
ODT power-down exit latency
tAXPD
TBD
888
tCK
Power-Down
Exit active power-down to READ command, MR[bit12=0]
tXARD
TBD
222
tCK
Exit active power-down to READ command, MR[bit12=1]
tXARDS
TBD
7-AL
6-AL
tCK
Exit precharge power-down to any non-READ command
tXP
TBD
222
tCK
CKE minimum high/low time
tCKE
TBD
333
tCK
AC specication is based on SAMSUNG components. Other DRAM manufacturers specication may be different.
相關(guān)PDF資料
PDF描述
WS57C71C-55DMB 32K X 8 UVPROM, 55 ns, CDIP28
WS57C71C-55J 32K X 8 OTPROM, 55 ns, PQCC32
WF512K32-120G1UM5 512K X 32 FLASH 5V PROM MODULE, 120 ns, CQFP68
WF512K32-70G4M5 512K X 32 FLASH 5V PROM MODULE, 70 ns, CQFP68
WED3DG728V75D1I 8M X 72 SYNCHRONOUS DRAM MODULE, DMA144
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WV3HG264M72EEU806D7SG 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1GB - 2x64Mx72 DDR2 SDRAM UNBUFFERED, w/PLL, Mini-DIMM
WV3HG264M72EEU806PD4IMG 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1GB - 2x64Mx72 DDR2 SDRAM UDIMM, SO-DIMM w/PLL
WV3HG264M72EEU806PD4ISG 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1GB - 2x64Mx72 DDR2 SDRAM UDIMM, SO-DIMM w/PLL
WV3HG264M72EEU806PD4MG 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1GB - 2x64Mx72 DDR2 SDRAM UDIMM, SO-DIMM w/PLL
WV3HG264M72EEU806PD4SG 制造商:WEDC 制造商全稱(chēng):White Electronic Designs Corporation 功能描述:1GB - 2x64Mx72 DDR2 SDRAM UDIMM, SO-DIMM w/PLL