參數(shù)資料
型號(hào): WV3HG32M64EEU806D6S
廠商: WHITE ELECTRONIC DESIGNS CORP
元件分類: DRAM
英文描述: 32M X 64 DDR DRAM MODULE, DMA240
封裝: DIMM-240
文件頁(yè)數(shù): 10/11頁(yè)
文件大?。?/td> 185K
代理商: WV3HG32M64EEU806D6S
WV3HG32M64EEU-D6
December 2005
Rev. 0
ADVANCED
8
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
AC TIMING PARAMETERS (cont'd)
0°C ≤ TCASE < +85°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V
AC CHARACTERISTICS
806
665
534
403
PARAMETER
SYMBOL
MIN
MAX
MIN
MAX
MIN
MAX
MIN
MAX
UNIT
Command
and
Address
Address and control input setup time
tIS
TBD
200
250
ps
Address and control input hold time
tIH
TBD
275
375
475
ps
CAS# to CAS# command delay
tCCD
TBD
222
tCK
ACTIVE to ACTIVE (same bank) command
tRC
TBD
54
55
ns
ACTIVE bank a to ACTIVE bank b command
tRRD
TBD
7.5
ns
ACTIVE to READ or WRITE delay
tRCD
TBD
15
ns
Four Bank Activate period
tFAW
TBD
37.5
ACTIVE to PRECHARGE command
tRAS
TBD
45
70,000
45
70,000
45
70,000
ns
Internal READ to precharge command delay
tRTP
TBD
7.5
ns
Write recovery time
tWR
TBD
15
ns
Auto precharge write recovery + precharge time
tDAL
TBD
tWR + tRP
ns
Internal WRITE to READ command delay
tWTR
TBD
10
7.5
10
ns
PRECHARGE command period
tRP
TBD
15
PRECHARGE ALL command period
tRPA
TBD
tWR + tCK
ns
LOAD MODE command cycle time
tMRD
TBD
222
tCK
CKE low to CK,CK# uncertainty
tDELAY
TBD
tIS + tCK + tIH
ns
Refresh
REFRESH to REFRESH command interval
tRFC
TBD
127.5
70,000
127.5
70,000
127.5
70,000
ns
Average periodic refresh interval
tREFI
TBD
7.8
s
Self
Refresh
Exit self refresh to non-READ command
tXSNR
TBD
tRFC (MIN)
+ 10
tRFC (MIN)
+ 10
tRFC (MIN)
+ 10
ns
Exit self refresh to READ command
tXSRD
TBD
200
tCK
Exit self refresh timing reference
tISXR
TBD
tIS
ps
ODT
ODT turn-on delay
tAOND
TBD
222222
tCK
ODT turn-on
tAON
TBD
tAC (MIN)
tAC (MAX)
+ 1000
tAC (MIN)
tAC (MAX)
+ 1000
tAC (MIN)
tAC (MAX)
+ 1000
ps
ODT turn-off delay
tAOFD
TBD
2.5
tCK
ODT turn-off
tAOF
TBD
tAC (MIN)
tAC (MAX)
+ 600
tAC (MIN)
tAC (MAX)
+ 600
tAC (MIN)
tAC (MAX)
+ 600
ps
ODT turn-on (power-down mode)
tAONPD
TBD
tAC (MIN) +
2000
2 x tCK +
tAC (MAX)
+ 1000
tAC (MIN) +
2000
2 x tCK +
tAC (MAX)
+ 1000
tAC (MIN) +
2000
2 x tCK +
tAC (MAX)
+ 1000
ps
ODT turn-off (power-down mode)
tAOFPD
TBD
tAC (MIN) +
2000
2.5 x tCK +
tAC (MAX)
+ 1000
tAC (MIN) +
2000
2.5 x tCK +
tAC (MAX)
+ 1000
tAC (MIN) +
2000
2.5 x tCK +
tAC (MAX)
+ 1000
ps
ODT to power-down entry latency
tANPD
TBD
333
tCK
ODT power-down exit latency
tAXPD
TBD
888
tCK
Power-Down
Exit active power-down to READ command,
MR[bit12=0]
tXARD
TBD
222
tCK
Exit active power-down to READ command,
MR[bit12=1]
tXARDS
TBD
7 - AL
6 - AL
tCK
A Exit precharge power-down to any non-READ
command.
tXP
TBD
222
tCK
CKE minimum high/low time
tCKE
TBD
333
tCK
NOTE:
AC specication is based on SAMSUNG components. Other DRAM manufactures specication may be different.
相關(guān)PDF資料
PDF描述
WV3HG32M64EEU534D6GG 32M X 64 DDR DRAM MODULE, 0.5 ns, DMA240
WV3HG32M64EEU403D6GG 32M X 64 DDR DRAM MODULE, 0.6 ns, DMA240
WV3HG32M64EEU534D6SG 32M X 64 DDR DRAM MODULE, 0.5 ns, DMA240
WV3HG32M72EER403AD6MG 32M X 72 DDR DRAM MODULE, 0.6 ns, DMA240
WV3HG32M72EEU403D4MG 32M X 72 DDR DRAM MODULE, 0.6 ns, ZMA200
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WV3HG64M32EEU403D4IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU403D4ISG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU403D4MG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU403D4SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED
WV3HG64M32EEU534D4IMG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 64Mx32 DDR2 SDRAM UNBUFFERED