參數(shù)資料
型號: X25128SM-2.7
英文描述: CA3106ER24-11P
中文描述: SPI串行e的2座門鎖TM保護(hù)胎膜早破
文件頁數(shù): 1/15頁
文件大?。?/td> 77K
代理商: X25128SM-2.7
SPI Serial E
2
PROM with Block Lock
TM
Protection
128K
16K x 8 Bit
3091-2.9 5/14/97 T2/C0/D2 SH
Xicor Inc. 1994, 1995, 1996 Patents Pending
Characteristics subject to change without notice
1
X25128
A
PPLICATION
A V A I L A B L E
AN61
N
OTE
FUNCTIONAL DIAGRAM
COMMAND
DECODE
AND
CONTROL
LOGIC
WRITE
CONTROL
AND
TIMING
LOGIC
WRITE
PROTECT
LOGIC
X DECODE
LOGIC
16K BYTE
ARRAY
16 X 256
Y DECODE
DATA REGISTER
SO
SI
SCK
CS
HOLD
WP
8
32
32 X 256
16 X 256
3091 FM F01
128
128
256
STATUS
REGISTER
FEATURES
2MHz Clock Rate
SPI Modes (0,0 & 1,1)
16K X 8 Bits
—32 Byte Page Mode
Low Power CMOS
—<1
μ
A Standby Current
—<5mA Active Current
2.7V To 5.5V Power Supply
Block Lock Protection
—Protect 1/4, 1/2 or all of E
Built-in Inadvertent Write Protection
—Power-Up/Power-Down protection circuitry
—Write Enable Latch
—Write Protect Pin
Self-Timed Write Cycle
—5ms Write Cycle Time (Typical)
High Reliability
—Endurance: 100,000 cycles
—Data Retention: 100 Years
—ESD protection: 2000V on all pins
14-Lead SOIC Package
16-Lead SOIC Package
8-Lead PDIP Package
2
PROM Array
DESCRIPTION
The X25128 is a CMOS 131,072-bit serial E
internally organized as 16K x 8. The X25128 features
a Serial Peripheral Interface (SPI) and software
protocol allowing operation on a simple three-wire bus.
The bus signals are a clock input (SCK) plus separate
data in (SI) and data out (SO) lines. Access to the
device is controlled through a chip select (CS) input,
allowing any number of devices to share the same
bus.
2
PROM,
The X25128 also features two additional inputs that
provide the end user with added flexibility. By
asserting the HOLD input, the X25128 will ignore tran-
sitions on its inputs, thus allowing the host to service
higher priority interrupts. The WP input can be used as
a hardwire input to the X25128 disabling all write
attempts to the status register, thus providing a mech-
anism for limiting end user capability of altering 0, 1/4,
1/2 or all of the memory.
The X25128 utilizes Xicor’s proprietary Direct Write
cell, providing a minimum endurance of 100,000
cycles and a minimum data retention of 100 years.
相關(guān)PDF資料
PDF描述
X25128Z Ballast Control, Below Resonance Protection, Thermal Overload Protection, Protection from Failure to Strike, Programmable Preheat Time and Run Frequency, Programmable Deadtime, Automatic Restart for Lamp Exchange in a 16-pin DIP package; Similar to IR21571 with Lead Free Packaging
X25128Z-2.7 Half Bridge Driver, LO In Phase with RT, Programmable Oscillating Frequency, 0.6us Deadtime in a 8-lead SOIC package and different phase; A IR21531S with Standard Packaging
X25128ZI 600V Ballast Controller IC with Adaptive Zero-Voltage Switching, Internal Crest Factor Over-Current Protection and an Integrated Bootstrap Diode in a 8-Pin Dip package.; A IR2520D with Standard Packaging
X25128ZI-2.7 Dimming Ballast Control, Brown-out Protection, Programmable Preheat Time, 1.8us Deadtime in a 16-pin DIP package; A IR21592 with Standard Packaging
X25128S8 XPHASE Phase IC with OVP with fault overtemp detect. The IR3086AM Phase IC combined with an IR XPhase TM Control IC provides a full featured and flexible way to implement power solutions for the latest high performance CPUs and ASICs.; A IR3086AM with Standard Packaging
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
X25128SMG 制造商:ICMIC 制造商全稱:IC MICROSYSTEMS 功能描述:SPI Serial E2PROM with Block Lock Protection
X25128SMG-2.7 制造商:ICMIC 制造商全稱:IC MICROSYSTEMS 功能描述:SPI Serial E2PROM with Block Lock Protection
X25128V8 制造商:未知廠家 制造商全稱:未知廠家 功能描述:SPI Serial EEPROM
X25128V8-2.7 制造商:未知廠家 制造商全稱:未知廠家 功能描述:SPI Serial EEPROM
X25128V8I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:SPI Serial EEPROM