• <rt id="ylt44"></rt>

    參數(shù)資料
    型號: XC18V04VQ44C
    廠商: Xilinx Inc
    文件頁數(shù): 6/24頁
    文件大?。?/td> 0K
    描述: IC PROM SRL FOR 4M GATE 44-VQFP
    標準包裝: 160
    可編程類型: 系統(tǒng)內可編程
    存儲容量: 4Mb
    電源電壓: 3 V ~ 3.6 V
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 44-TQFP
    供應商設備封裝: 44-VQFP(10x10)
    包裝: 托盤
    其它名稱: 122-1280
    XC18V04VQ44C-ND
    XC18V00 Series In-System-Programmable Configuration PROMs
    DS026 (v5.2) January 11, 2008
    Product Specification
    14
    R
    Reset and Power-On Reset Activation
    At power up, the device requires the VCCINT power supply to
    rise monotonically to the nominal operating voltage within
    the specified VCCINT rise time. If the power supply cannot
    meet this requirement, then the device might not perform
    power-on reset properly. During the power-up sequence,
    OE/RESET is held Low by the PROM.
    Once the required supplies have reached their respective
    POR (Power On Reset) thresholds, the OE/RESET release
    is delayed (TOER minimum) to allow more margin for the
    power supplies to stabilize before initiating configuration.
    The OE/RESET pin is connected to an external pull-up
    resistor and also to the target FPGA's INIT_B pin. For
    systems utilizing slow-rising power supplies, an additional
    power monitoring circuit can be used to delay the target
    configuration until the system power reaches minimum
    operating voltages by holding the OE/RESET pin Low.
    When OE/RESET is released, the FPGA’s INIT_B pin is
    pulled High, allowing the FPGA's configuration sequence to
    begin. If the power drops below the power-down threshold
    (VCCPD), the PROM resets and OE/RESET is again held
    Low until the after the POR threshold is reached.
    OE/RESET polarity is not programmable. These power-up
    requirements are shown graphically in Figure 9.
    For a fully powered Platform Flash PROM, a reset occurs
    whenever OE/RESET is asserted (Low) or CE is deasserted
    (High). The address counter is reset, CEO is driven High, and
    the remaining outputs are placed in a high-Z state.
    Standby Mode
    The PROM enters a low-power standby mode whenever CE
    is asserted High. The address is reset. The output remains
    in a high-Z state regardless of the state of the OE input.
    JTAG pins TMS, TDI and TDO can be in a high-Z state or
    High. See Table 7.
    When using the FPGA DONE signal to drive the PROM CE
    pin High to reduce standby power after configuration, an
    external pull-up resistor should be used. Typically a 330
    Ω
    pull-up resistor is used, but refer to the appropriate FPGA
    data sheet for the recommended DONE pin pull-up value. If
    the DONE circuit is connected to an LED to indicate FPGA
    configuration is complete, and also connected to the PROM
    CE pin to enable low-power standby mode, then an external
    buffer should be used to drive the LED circuit to ensure valid
    transitions on the PROMs CE pin. If low-power standby
    mode is not required for the PROM, then the CE pin should
    be connected to ground.
    5V Tolerant I/Os
    The I/Os on each re-programmable PROM are fully 5V tolerant
    even through the core power supply is 3.3V. This allows 5V
    CMOS signals to connect directly to the PROM inputs without
    damage. In addition, the 3.3V VCCINT power supply can be
    applied before or after 5V signals are applied to the I/Os. In
    mixed 5V/3.3V/2.5V systems, the user pins, the core power
    supply (VCCINT), and the output power supply (VCCO) can have
    power applied in any order. This makes the PROM devices
    immune to power supply sequencing issues.
    X-Ref Target - Figure 9
    Figure 9: VCCINT Power-Up Requirements
    TOER
    VCCINT
    VCCPOR
    VCCPD
    200 s ramp
    50 ms ramp
    TOER
    TRST
    TIME (ms)
    A slow-ramping VCCINT supply may still
    be below the minimum operating
    voltage when OE/RESET is released.
    In this case, the configuration
    sequence must be delayed until both
    VCCINT and VCCO have reached their
    recommended operating conditions.
    Recommended Operating Range
    Delay or Restart
    Configuration
    ds026_20_032504
    相關PDF資料
    PDF描述
    345-030-560-300 CONN CARD EDGE
    XC17V04VQ44I IC PROM SER 4MBIT 3.3V 44-VQFP
    LNK603DG IC OFFLINE SWIT CV/CC HV 8SOIC
    XC17V16PC44C IC PROM SER C-TEMP 3.3V 44-PLCC
    GRM21BR72A223KA01L CAP CER 0.022UF 100V X7R 0805
    相關代理商/技術參數(shù)
    參數(shù)描述
    XC18V04VQ44C0719 制造商:Xilinx 功能描述:
    XC18V04VQ44C0904 制造商:Xilinx 功能描述:
    XC18V04VQ44C0936 制造商:Xilinx 功能描述:XLXXC18V04VQ44C0936 IC SYSTEM GATE
    XC18V04VQ44I 功能描述:IC PROM SER I-TEMP 3.3V 44-VQFP RoHS:否 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應商設備封裝:8-TSOP 包裝:管件
    XC18V04VQ44I0167 制造商:Xilinx 功能描述: